---------- Begin Simulation Statistics ---------- final_tick 25505000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) host_inst_rate 108070 # Simulator instruction rate (inst/s) host_mem_usage 798852 # Number of bytes of host memory used host_op_rate 123709 # Simulator op (including micro ops) rate (op/s) host_seconds 0.05 # Real time elapsed on the host host_tick_rate 488042173 # Simulator tick rate (ticks/s) sim_freq 1000000000000 # Frequency of simulated ticks sim_insts 5632 # Number of instructions simulated sim_ops 6463 # Number of ops (including micro ops) simulated sim_seconds 0.000026 # Number of seconds simulated sim_ticks 25505000 # Number of ticks simulated system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. system.cpu.branchPred.BTBHitPct 39.591544 # BTB Hit Percentage system.cpu.branchPred.BTBHits 1105 # Number of BTB hits system.cpu.branchPred.BTBLookups 2791 # Number of BTB lookups system.cpu.branchPred.RASInCorrect 69 # Number of incorrect RAS predictions. system.cpu.branchPred.condIncorrect 515 # Number of conditional branches incorrect system.cpu.branchPred.condPredicted 2249 # Number of conditional branches predicted system.cpu.branchPred.indirectHits 17 # Number of indirect target hits. system.cpu.branchPred.indirectLookups 221 # Number of indirect predictor lookups. system.cpu.branchPred.indirectMisses 204 # Number of indirect misses. system.cpu.branchPred.lookups 3433 # Number of BP lookups system.cpu.branchPred.usedRAS 360 # Number of times the RAS was used to get a target. system.cpu.branchPredindirectMispredicted 59 # Number of mispredicted indirect branches. system.cpu.cc_regfile_reads 33015 # number of cc regfile reads system.cpu.cc_regfile_writes 4055 # number of cc regfile writes system.cpu.commit.amos 0 # Number of atomic instructions committed system.cpu.commit.branchMispredicts 363 # The number of times a branch was mispredicted system.cpu.commit.branches 1250 # Number of branches committed system.cpu.commit.bw_lim_events 131 # number cycles where commit BW limit reached system.cpu.commit.commitNonSpecStalls 37 # The number of times commit has been forced to stall to communicate backwards system.cpu.commit.commitSquashedInsts 5689 # The number of squashed insts skipped by commit system.cpu.commit.committedInsts 5632 # Number of instructions committed system.cpu.commit.committedOps 6463 # Number of ops (including micro ops) committed system.cpu.commit.committed_per_cycle::samples 12224 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::mean 0.528714 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::stdev 1.403876 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::0 9820 80.33% 80.33% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::1 988 8.08% 88.42% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::2 511 4.18% 92.60% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::3 258 2.11% 94.71% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::4 112 0.92% 95.62% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::5 283 2.32% 97.94% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::6 79 0.65% 98.58% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::7 42 0.34% 98.93% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::8 131 1.07% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::total 12224 # Number of insts commited each cycle system.cpu.commit.fp_insts 0 # Number of committed floating point instructions. system.cpu.commit.function_calls 97 # Number of function calls committed. system.cpu.commit.int_insts 5497 # Number of committed integer instructions. system.cpu.commit.loads 1173 # Number of loads committed system.cpu.commit.membars 12 # Number of memory barriers committed system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction system.cpu.commit.op_class_0::IntAlu 4315 66.76% 66.76% # Class of committed instruction system.cpu.commit.op_class_0::IntMult 4 0.06% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::IntDiv 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::FloatAdd 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::FloatCmp 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::FloatCvt 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::FloatMult 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::FloatMultAcc 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::FloatDiv 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::FloatMisc 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdAdd 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdAlu 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdCmp 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdCvt 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdMisc 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdMult 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdShift 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdDiv 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 66.83% # Class of committed instruction system.cpu.commit.op_class_0::SimdFloatMisc 3 0.05% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::SimdReduceAdd 0 0.00% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::SimdReduceAlu 0 0.00% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::SimdReduceCmp 0 0.00% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::SimdFloatReduceAdd 0 0.00% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::SimdFloatReduceCmp 0 0.00% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::SimdAes 0 0.00% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::SimdAesMix 0 0.00% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::SimdSha1Hash 0 0.00% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::SimdSha1Hash2 0 0.00% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::SimdSha256Hash 0 0.00% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::SimdSha256Hash2 0 0.00% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::SimdShaSigma2 0 0.00% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::SimdShaSigma3 0 0.00% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::SimdPredAlu 0 0.00% 66.87% # Class of committed instruction system.cpu.commit.op_class_0::MemRead 1173 18.15% 85.02% # Class of committed instruction system.cpu.commit.op_class_0::MemWrite 968 14.98% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::FloatMemRead 0 0.00% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::FloatMemWrite 0 0.00% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::total 6463 # Class of committed instruction system.cpu.commit.refs 2141 # Number of memory references committed system.cpu.commit.swp_count 0 # Number of s/w prefetches committed system.cpu.commit.vec_insts 0 # Number of committed Vector instructions. system.cpu.committedInsts 5632 # Number of Instructions Simulated system.cpu.committedOps 6463 # Number of Ops (including micro ops) Simulated system.cpu.cpi 4.528764 # CPI: Cycles Per Instruction system.cpu.cpi_total 4.528764 # CPI: Total CPI of All Threads system.cpu.decode.BlockedCycles 3515 # Number of cycles decode is blocked system.cpu.decode.BranchMispred 167 # Number of times decode detected a branch misprediction system.cpu.decode.BranchResolved 1170 # Number of times decode resolved a branch system.cpu.decode.DecodedInsts 14478 # Number of instructions handled by decode system.cpu.decode.IdleCycles 6574 # Number of cycles decode is idle system.cpu.decode.RunCycles 2595 # Number of cycles decode is running system.cpu.decode.SquashCycles 388 # Number of cycles decode is squashing system.cpu.decode.SquashedInsts 481 # Number of squashed instructions handled by decode system.cpu.decode.UnblockCycles 155 # Number of cycles decode is unblocking system.cpu.dtb.accesses 0 # DTB accesses system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID system.cpu.dtb.hits 0 # DTB hits system.cpu.dtb.inst_accesses 0 # ITB inst accesses system.cpu.dtb.inst_hits 0 # ITB inst hits system.cpu.dtb.inst_misses 0 # ITB inst misses system.cpu.dtb.misses 0 # DTB misses system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu.dtb.read_accesses 0 # DTB read accesses system.cpu.dtb.read_hits 0 # DTB read hits system.cpu.dtb.read_misses 0 # DTB read misses system.cpu.dtb.stage2_mmu.stage2_tlb.accesses 0 # DTB accesses system.cpu.dtb.stage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.dtb.stage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions system.cpu.dtb.stage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB system.cpu.dtb.stage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed system.cpu.dtb.stage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID system.cpu.dtb.stage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA system.cpu.dtb.stage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID system.cpu.dtb.stage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu.dtb.stage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses system.cpu.dtb.stage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu.dtb.stage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu.dtb.stage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu.dtb.stage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions system.cpu.dtb.stage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu.dtb.stage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses system.cpu.dtb.stage2_mmu.stage2_tlb.read_hits 0 # DTB read hits system.cpu.dtb.stage2_mmu.stage2_tlb.read_misses 0 # DTB read misses system.cpu.dtb.stage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.dtb.stage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst system.cpu.dtb.stage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst system.cpu.dtb.stage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst system.cpu.dtb.stage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst system.cpu.dtb.stage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst system.cpu.dtb.stage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst system.cpu.dtb.stage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested system.cpu.dtb.stage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses system.cpu.dtb.stage2_mmu.stage2_tlb.write_hits 0 # DTB write hits system.cpu.dtb.stage2_mmu.stage2_tlb.write_misses 0 # DTB write misses system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst system.cpu.dtb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst system.cpu.dtb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst system.cpu.dtb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst system.cpu.dtb.walker.walks 0 # Table walker walks requested system.cpu.dtb.write_accesses 0 # DTB write accesses system.cpu.dtb.write_hits 0 # DTB write hits system.cpu.dtb.write_misses 0 # DTB write misses system.cpu.fetch.Branches 3433 # Number of branches that fetch encountered system.cpu.fetch.CacheLines 2282 # Number of cache lines fetched system.cpu.fetch.Cycles 4792 # Number of cycles fetch has run and was not squashing or blocked system.cpu.fetch.IcacheSquashes 309 # Number of outstanding Icache misses that were squashed system.cpu.fetch.Insts 14758 # Number of instructions fetch has processed system.cpu.fetch.MiscStallCycles 5 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs system.cpu.fetch.PendingTrapStallCycles 176 # Number of stall cycles due to pending traps system.cpu.fetch.SquashCycles 1090 # Number of cycles fetch has spent squashing system.cpu.fetch.branchRate 0.134596 # Number of branch fetches per cycle system.cpu.fetch.icacheStallCycles 7709 # Number of cycles fetch is stalled on an Icache miss system.cpu.fetch.predictedBranches 1482 # Number of branches that fetch has predicted taken system.cpu.fetch.rate 0.578609 # Number of inst fetches per cycle system.cpu.fetch.rateDist::samples 13227 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::mean 1.307326 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::stdev 2.632339 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::0 10036 75.88% 75.88% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::1 322 2.43% 78.31% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::2 256 1.94% 80.24% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::3 302 2.28% 82.53% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::4 293 2.22% 84.74% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::5 412 3.11% 87.86% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::6 168 1.27% 89.13% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::7 192 1.45% 90.58% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::8 1246 9.42% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::total 13227 # Number of instructions fetched each cycle (Total) system.cpu.idleCycles 12279 # Total number of cycles that the CPU has spent unscheduled due to idling system.cpu.iew.branchMispredicts 415 # Number of branch mispredicts detected at execute system.cpu.iew.exec_branches 1856 # Number of branches executed system.cpu.iew.exec_nop 0 # number of nop insts executed system.cpu.iew.exec_rate 0.366933 # Inst execution rate system.cpu.iew.exec_refs 3213 # number of memory reference insts executed system.cpu.iew.exec_stores 1187 # Number of stores executed system.cpu.iew.exec_swp 0 # number of swp insts executed system.cpu.iew.iewBlockCycles 783 # Number of cycles IEW is blocking system.cpu.iew.iewDispLoadInsts 2516 # Number of dispatched load instructions system.cpu.iew.iewDispNonSpecInsts 30 # Number of dispatched non-speculative instructions system.cpu.iew.iewDispSquashedInsts 218 # Number of squashed instructions skipped by dispatch system.cpu.iew.iewDispStoreInsts 1628 # Number of dispatched store instructions system.cpu.iew.iewDispatchedInsts 12146 # Number of instructions dispatched to IQ system.cpu.iew.iewExecLoadInsts 2026 # Number of load instructions executed system.cpu.iew.iewExecSquashedInsts 384 # Number of squashed instructions skipped in execute system.cpu.iew.iewExecutedInsts 9359 # Number of executed instructions system.cpu.iew.iewIQFullEvents 16 # Number of times the IQ has become full, causing a stall system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall system.cpu.iew.iewSquashCycles 388 # Number of cycles IEW is squashing system.cpu.iew.iewUnblockCycles 16 # Number of cycles IEW is unblocking system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding system.cpu.iew.lsq.thread0.cacheBlocked 1 # Number of times an access to memory failed due to the cache being blocked system.cpu.iew.lsq.thread0.forwLoads 24 # Number of loads that had data forwarded from stores system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address system.cpu.iew.lsq.thread0.memOrderViolation 20 # Number of memory ordering violations system.cpu.iew.lsq.thread0.rescheduledLoads 31 # Number of loads that were rescheduled system.cpu.iew.lsq.thread0.squashedLoads 1343 # Number of loads squashed system.cpu.iew.lsq.thread0.squashedStores 660 # Number of stores squashed system.cpu.iew.memOrderViolationEvents 20 # Number of memory order violations system.cpu.iew.predictedNotTakenIncorrect 298 # Number of branches that were predicted not taken incorrectly system.cpu.iew.predictedTakenIncorrect 117 # Number of branches that were predicted taken incorrectly system.cpu.iew.wb_consumers 8176 # num instructions consuming a value system.cpu.iew.wb_count 8906 # cumulative count of insts written-back system.cpu.iew.wb_fanout 0.524462 # average fanout of values written-back system.cpu.iew.wb_producers 4288 # num instructions producing a value system.cpu.iew.wb_rate 0.349173 # insts written-back per cycle system.cpu.iew.wb_sent 9029 # cumulative count of insts sent to commit system.cpu.int_regfile_reads 9200 # number of integer regfile reads system.cpu.int_regfile_writes 5102 # number of integer regfile writes system.cpu.ipc 0.220811 # IPC: Instructions Per Cycle system.cpu.ipc_total 0.220811 # IPC: Total IPC of All Threads system.cpu.iq.FU_type_0::No_OpClass 9 0.09% 0.09% # Type of FU issued system.cpu.iq.FU_type_0::IntAlu 6326 64.93% 65.02% # Type of FU issued system.cpu.iq.FU_type_0::IntMult 7 0.07% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::FloatMult 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::FloatMultAcc 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::FloatMisc 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdMult 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdShift 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdDiv 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 65.09% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.03% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::SimdReduceAdd 0 0.00% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::SimdReduceAlu 0 0.00% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::SimdReduceCmp 0 0.00% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatReduceAdd 0 0.00% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatReduceCmp 0 0.00% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::SimdAes 0 0.00% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::SimdAesMix 0 0.00% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::SimdSha1Hash 0 0.00% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::SimdSha1Hash2 0 0.00% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::SimdSha256Hash 0 0.00% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::SimdSha256Hash2 0 0.00% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::SimdShaSigma2 0 0.00% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::SimdShaSigma3 0 0.00% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::SimdPredAlu 0 0.00% 65.12% # Type of FU issued system.cpu.iq.FU_type_0::MemRead 2164 22.21% 87.33% # Type of FU issued system.cpu.iq.FU_type_0::MemWrite 1234 12.67% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::FloatMemRead 0 0.00% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::FloatMemWrite 0 0.00% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::total 9743 # Type of FU issued system.cpu.iq.fp_alu_accesses 0 # Number of floating point alu accesses system.cpu.iq.fp_inst_queue_reads 0 # Number of floating instruction queue reads system.cpu.iq.fp_inst_queue_wakeup_accesses 0 # Number of floating instruction queue wakeup accesses system.cpu.iq.fp_inst_queue_writes 0 # Number of floating instruction queue writes system.cpu.iq.fu_busy_cnt 183 # FU busy when requested system.cpu.iq.fu_busy_rate 0.018783 # FU busy rate (busy events/executed inst) system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available system.cpu.iq.fu_full::IntAlu 28 15.30% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::IntMult 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::IntDiv 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::FloatAdd 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::FloatCmp 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::FloatCvt 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::FloatMult 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::FloatMultAcc 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::FloatDiv 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::FloatMisc 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::FloatSqrt 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdAdd 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdAlu 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdCmp 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdCvt 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdMisc 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdMult 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdShift 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdDiv 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdSqrt 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdReduceAdd 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdReduceAlu 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdReduceCmp 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatReduceAdd 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatReduceCmp 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdAes 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdAesMix 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdSha1Hash 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdSha1Hash2 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdSha256Hash 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdSha256Hash2 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdShaSigma2 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdShaSigma3 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::SimdPredAlu 0 0.00% 15.30% # attempts to use FU when none available system.cpu.iq.fu_full::MemRead 83 45.36% 60.66% # attempts to use FU when none available system.cpu.iq.fu_full::MemWrite 72 39.34% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::FloatMemRead 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::FloatMemWrite 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.int_alu_accesses 9917 # Number of integer alu accesses system.cpu.iq.int_inst_queue_reads 32944 # Number of integer instruction queue reads system.cpu.iq.int_inst_queue_wakeup_accesses 8906 # Number of integer instruction queue wakeup accesses system.cpu.iq.int_inst_queue_writes 17848 # Number of integer instruction queue writes system.cpu.iq.iqInstsAdded 12104 # Number of instructions added to the IQ (excludes non-spec) system.cpu.iq.iqInstsIssued 9743 # Number of instructions issued system.cpu.iq.iqNonSpecInstsAdded 42 # Number of non-speculative instructions added to the IQ system.cpu.iq.iqSquashedInstsExamined 5682 # Number of squashed instructions iterated over during squash; mainly for profiling system.cpu.iq.iqSquashedInstsIssued 48 # Number of squashed instructions issued system.cpu.iq.iqSquashedNonSpecRemoved 5 # Number of squashed non-spec instructions that were removed system.cpu.iq.iqSquashedOperandsExamined 14161 # Number of squashed operands that are examined and possibly removed from graph system.cpu.iq.issued_per_cycle::samples 13227 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::mean 0.736599 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::stdev 1.489981 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::0 9598 72.56% 72.56% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::1 1201 9.08% 81.64% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::2 819 6.19% 87.84% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::3 567 4.29% 92.12% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::4 378 2.86% 94.98% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::5 394 2.98% 97.96% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::6 183 1.38% 99.34% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::7 73 0.55% 99.89% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::8 14 0.11% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::total 13227 # Number of insts issued each cycle system.cpu.iq.rate 0.381989 # Inst issue rate system.cpu.iq.vec_alu_accesses 0 # Number of vector alu accesses system.cpu.iq.vec_inst_queue_reads 0 # Number of vector instruction queue reads system.cpu.iq.vec_inst_queue_wakeup_accesses 0 # Number of vector instruction queue wakeup accesses system.cpu.iq.vec_inst_queue_writes 0 # Number of vector instruction queue writes system.cpu.itb.accesses 0 # DTB accesses system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID system.cpu.itb.hits 0 # DTB hits system.cpu.itb.inst_accesses 0 # ITB inst accesses system.cpu.itb.inst_hits 0 # ITB inst hits system.cpu.itb.inst_misses 0 # ITB inst misses system.cpu.itb.misses 0 # DTB misses system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu.itb.read_accesses 0 # DTB read accesses system.cpu.itb.read_hits 0 # DTB read hits system.cpu.itb.read_misses 0 # DTB read misses system.cpu.itb.stage2_mmu.stage2_tlb.accesses 0 # DTB accesses system.cpu.itb.stage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.itb.stage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions system.cpu.itb.stage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB system.cpu.itb.stage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed system.cpu.itb.stage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID system.cpu.itb.stage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA system.cpu.itb.stage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID system.cpu.itb.stage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu.itb.stage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses system.cpu.itb.stage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu.itb.stage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu.itb.stage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu.itb.stage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions system.cpu.itb.stage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu.itb.stage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses system.cpu.itb.stage2_mmu.stage2_tlb.read_hits 0 # DTB read hits system.cpu.itb.stage2_mmu.stage2_tlb.read_misses 0 # DTB read misses system.cpu.itb.stage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.itb.stage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst system.cpu.itb.stage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst system.cpu.itb.stage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst system.cpu.itb.stage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst system.cpu.itb.stage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst system.cpu.itb.stage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst system.cpu.itb.stage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested system.cpu.itb.stage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses system.cpu.itb.stage2_mmu.stage2_tlb.write_hits 0 # DTB write hits system.cpu.itb.stage2_mmu.stage2_tlb.write_misses 0 # DTB write misses system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst system.cpu.itb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst system.cpu.itb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst system.cpu.itb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst system.cpu.itb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst system.cpu.itb.walker.walks 0 # Table walker walks requested system.cpu.itb.write_accesses 0 # DTB write accesses system.cpu.itb.write_hits 0 # DTB write hits system.cpu.itb.write_misses 0 # DTB write misses system.cpu.memDep0.conflictingLoads 32 # Number of conflicting loads. system.cpu.memDep0.conflictingStores 22 # Number of conflicting stores. system.cpu.memDep0.insertedLoads 2516 # Number of loads inserted to the mem dependence unit. system.cpu.memDep0.insertedStores 1628 # Number of stores inserted to the mem dependence unit. system.cpu.misc_regfile_reads 8655 # number of misc regfile reads system.cpu.misc_regfile_writes 46 # number of misc regfile writes system.cpu.numCycles 25506 # number of cpu cycles simulated system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.rename.BlockCycles 805 # Number of cycles rename is blocking system.cpu.rename.CommittedMaps 6694 # Number of HB maps that are committed system.cpu.rename.IQFullEvents 20 # Number of times rename has blocked due to IQ full system.cpu.rename.IdleCycles 6816 # Number of cycles rename is idle system.cpu.rename.LQFullEvents 74 # Number of times rename has blocked due to LQ full system.cpu.rename.ROBFullEvents 4 # Number of times rename has blocked due to ROB full system.cpu.rename.RenameLookups 61764 # Number of register rename lookups that rename has made system.cpu.rename.RenamedInsts 13694 # Number of instructions processed by rename system.cpu.rename.RenamedOperands 14090 # Number of destination operands rename has renamed system.cpu.rename.RunCycles 2489 # Number of cycles rename is running system.cpu.rename.SQFullEvents 470 # Number of times rename has blocked due to SQ full system.cpu.rename.SquashCycles 388 # Number of cycles rename is squashing system.cpu.rename.UnblockCycles 595 # Number of cycles rename is unblocking system.cpu.rename.UndoneMaps 7395 # Number of HB maps that are undone due to squashing system.cpu.rename.int_rename_lookups 14722 # Number of integer rename lookups system.cpu.rename.serializeStallCycles 2134 # count of cycles rename stalled for serializing inst system.cpu.rename.serializingInsts 37 # count of serializing insts renamed system.cpu.rename.skidInsts 406 # count of insts added to the skid buffer system.cpu.rename.tempSerializingInsts 31 # count of temporary serializing insts renamed system.cpu.rename.vec_rename_lookups 184 # Number of vector rename lookups system.cpu.rob.rob_reads 24088 # The number of ROB reads system.cpu.rob.rob_writes 25318 # The number of ROB writes system.cpu.timesIdled 194 # Number of times that the entire CPU went into an idle state and unscheduled itself system.cpu.vec_regfile_reads 32 # number of vector regfile reads system.cpu.workload.numSyscalls 13 # Number of system calls system.l2bus.snoop_filter.hit_multi_requests 21 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. system.l2bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. system.l2bus.snoop_filter.hit_single_requests 149 # Number of requests hitting in the snoop filter with a single holder of the requested data. system.l2bus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.l2bus.snoop_filter.tot_requests 584 # Total number of requests made to the snoop filter. system.l2bus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter. system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. system.membus.snoop_filter.hit_single_requests 0 # Number of requests hitting in the snoop filter with a single holder of the requested data. system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.membus.snoop_filter.tot_requests 396 # Total number of requests made to the snoop filter. system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter. system.membus.pwrStateResidencyTicks::UNDEFINED 25505000 # Cumulative time (in ticks) in various power states system.membus.trans_dist::ReadResp 354 # Transaction distribution system.membus.trans_dist::ReadExReq 42 # Transaction distribution system.membus.trans_dist::ReadExResp 42 # Transaction distribution system.membus.trans_dist::ReadSharedReq 354 # Transaction distribution system.membus.pkt_count_system.l2cache.mem_side::system.mem_ctrl.port 792 # Packet count per connected master and slave (bytes) system.membus.pkt_count::total 792 # Packet count per connected master and slave (bytes) system.membus.pkt_size_system.l2cache.mem_side::system.mem_ctrl.port 25344 # Cumulative packet size per connected master and slave (bytes) system.membus.pkt_size::total 25344 # Cumulative packet size per connected master and slave (bytes) system.membus.snoops 0 # Total snoops (count) system.membus.snoopTraffic 0 # Total snoop traffic (bytes) system.membus.snoop_fanout::samples 396 # Request fanout histogram system.membus.snoop_fanout::mean 0 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.membus.snoop_fanout::0 396 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 0 # Request fanout histogram system.membus.snoop_fanout::max_value 0 # Request fanout histogram system.membus.snoop_fanout::total 396 # Request fanout histogram system.membus.reqLayer0.occupancy 396000 # Layer occupancy (ticks) system.membus.reqLayer0.utilization 1.6 # Layer utilization (%) system.membus.respLayer0.occupancy 2133472 # Layer occupancy (ticks) system.membus.respLayer0.utilization 8.4 # Layer utilization (%) system.l2bus.pwrStateResidencyTicks::UNDEFINED 25505000 # Cumulative time (in ticks) in various power states system.l2bus.trans_dist::ReadResp 419 # Transaction distribution system.l2bus.trans_dist::CleanEvict 123 # Transaction distribution system.l2bus.trans_dist::ReadExReq 42 # Transaction distribution system.l2bus.trans_dist::ReadExResp 42 # Transaction distribution system.l2bus.trans_dist::ReadSharedReq 419 # Transaction distribution system.l2bus.pkt_count_system.cpu.icache.mem_side::system.l2cache.cpu_side 751 # Packet count per connected master and slave (bytes) system.l2bus.pkt_count_system.cpu.dcache.mem_side::system.l2cache.cpu_side 294 # Packet count per connected master and slave (bytes) system.l2bus.pkt_count::total 1045 # Packet count per connected master and slave (bytes) system.l2bus.pkt_size_system.cpu.icache.mem_side::system.l2cache.cpu_side 20096 # Cumulative packet size per connected master and slave (bytes) system.l2bus.pkt_size_system.cpu.dcache.mem_side::system.l2cache.cpu_side 9408 # Cumulative packet size per connected master and slave (bytes) system.l2bus.pkt_size::total 29504 # Cumulative packet size per connected master and slave (bytes) system.l2bus.snoops 0 # Total snoops (count) system.l2bus.snoopTraffic 0 # Total snoop traffic (bytes) system.l2bus.snoop_fanout::samples 461 # Request fanout histogram system.l2bus.snoop_fanout::mean 0.101952 # Request fanout histogram system.l2bus.snoop_fanout::stdev 0.302914 # Request fanout histogram system.l2bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.l2bus.snoop_fanout::0 414 89.80% 89.80% # Request fanout histogram system.l2bus.snoop_fanout::1 47 10.20% 100.00% # Request fanout histogram system.l2bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram system.l2bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.l2bus.snoop_fanout::min_value 0 # Request fanout histogram system.l2bus.snoop_fanout::max_value 1 # Request fanout histogram system.l2bus.snoop_fanout::total 461 # Request fanout histogram system.l2bus.respLayer1.occupancy 446994 # Layer occupancy (ticks) system.l2bus.respLayer1.utilization 1.8 # Layer utilization (%) system.l2bus.reqLayer0.occupancy 584000 # Layer occupancy (ticks) system.l2bus.reqLayer0.utilization 2.3 # Layer utilization (%) system.l2bus.respLayer0.occupancy 942000 # Layer occupancy (ticks) system.l2bus.respLayer0.utilization 3.7 # Layer utilization (%) system.clk_domain.clock 1000 # Clock period in ticks system.clk_domain.voltage_domain.voltage 1 # Voltage in Volts system.cpu.pwrStateResidencyTicks::ON 25505000 # Cumulative time (in ticks) in various power states system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 25505000 # Cumulative time (in ticks) in various power states system.cpu.icache.demand_hits::.cpu.inst 1876 # number of demand (read+write) hits system.cpu.icache.demand_hits::total 1876 # number of demand (read+write) hits system.cpu.icache.overall_hits::.cpu.inst 1876 # number of overall hits system.cpu.icache.overall_hits::total 1876 # number of overall hits system.cpu.icache.demand_misses::.cpu.inst 406 # number of demand (read+write) misses system.cpu.icache.demand_misses::total 406 # number of demand (read+write) misses system.cpu.icache.overall_misses::.cpu.inst 406 # number of overall misses system.cpu.icache.overall_misses::total 406 # number of overall misses system.cpu.icache.demand_miss_latency::.cpu.inst 34666000 # number of demand (read+write) miss cycles system.cpu.icache.demand_miss_latency::total 34666000 # number of demand (read+write) miss cycles system.cpu.icache.overall_miss_latency::.cpu.inst 34666000 # number of overall miss cycles system.cpu.icache.overall_miss_latency::total 34666000 # number of overall miss cycles system.cpu.icache.demand_accesses::.cpu.inst 2282 # number of demand (read+write) accesses system.cpu.icache.demand_accesses::total 2282 # number of demand (read+write) accesses system.cpu.icache.overall_accesses::.cpu.inst 2282 # number of overall (read+write) accesses system.cpu.icache.overall_accesses::total 2282 # number of overall (read+write) accesses system.cpu.icache.demand_miss_rate::.cpu.inst 0.177914 # miss rate for demand accesses system.cpu.icache.demand_miss_rate::total 0.177914 # miss rate for demand accesses system.cpu.icache.overall_miss_rate::.cpu.inst 0.177914 # miss rate for overall accesses system.cpu.icache.overall_miss_rate::total 0.177914 # miss rate for overall accesses system.cpu.icache.demand_avg_miss_latency::.cpu.inst 85384.236453 # average overall miss latency system.cpu.icache.demand_avg_miss_latency::total 85384.236453 # average overall miss latency system.cpu.icache.overall_avg_miss_latency::.cpu.inst 85384.236453 # average overall miss latency system.cpu.icache.overall_avg_miss_latency::total 85384.236453 # average overall miss latency system.cpu.icache.blocked_cycles::no_mshrs 139 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked::no_mshrs 3 # number of cycles access was blocked system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.icache.avg_blocked_cycles::no_mshrs 46.333333 # average number of cycles each access was blocked system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.icache.demand_mshr_hits::.cpu.inst 92 # number of demand (read+write) MSHR hits system.cpu.icache.demand_mshr_hits::total 92 # number of demand (read+write) MSHR hits system.cpu.icache.overall_mshr_hits::.cpu.inst 92 # number of overall MSHR hits system.cpu.icache.overall_mshr_hits::total 92 # number of overall MSHR hits system.cpu.icache.demand_mshr_misses::.cpu.inst 314 # number of demand (read+write) MSHR misses system.cpu.icache.demand_mshr_misses::total 314 # number of demand (read+write) MSHR misses system.cpu.icache.overall_mshr_misses::.cpu.inst 314 # number of overall MSHR misses system.cpu.icache.overall_mshr_misses::total 314 # number of overall MSHR misses system.cpu.icache.demand_mshr_miss_latency::.cpu.inst 27753000 # number of demand (read+write) MSHR miss cycles system.cpu.icache.demand_mshr_miss_latency::total 27753000 # number of demand (read+write) MSHR miss cycles system.cpu.icache.overall_mshr_miss_latency::.cpu.inst 27753000 # number of overall MSHR miss cycles system.cpu.icache.overall_mshr_miss_latency::total 27753000 # number of overall MSHR miss cycles system.cpu.icache.demand_mshr_miss_rate::.cpu.inst 0.137599 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::total 0.137599 # mshr miss rate for demand accesses system.cpu.icache.overall_mshr_miss_rate::.cpu.inst 0.137599 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::total 0.137599 # mshr miss rate for overall accesses system.cpu.icache.demand_avg_mshr_miss_latency::.cpu.inst 88385.350318 # average overall mshr miss latency system.cpu.icache.demand_avg_mshr_miss_latency::total 88385.350318 # average overall mshr miss latency system.cpu.icache.overall_avg_mshr_miss_latency::.cpu.inst 88385.350318 # average overall mshr miss latency system.cpu.icache.overall_avg_mshr_miss_latency::total 88385.350318 # average overall mshr miss latency system.cpu.icache.replacements 123 # number of replacements system.cpu.icache.ReadReq_hits::.cpu.inst 1876 # number of ReadReq hits system.cpu.icache.ReadReq_hits::total 1876 # number of ReadReq hits system.cpu.icache.ReadReq_misses::.cpu.inst 406 # number of ReadReq misses system.cpu.icache.ReadReq_misses::total 406 # number of ReadReq misses system.cpu.icache.ReadReq_miss_latency::.cpu.inst 34666000 # number of ReadReq miss cycles system.cpu.icache.ReadReq_miss_latency::total 34666000 # number of ReadReq miss cycles system.cpu.icache.ReadReq_accesses::.cpu.inst 2282 # number of ReadReq accesses(hits+misses) system.cpu.icache.ReadReq_accesses::total 2282 # number of ReadReq accesses(hits+misses) system.cpu.icache.ReadReq_miss_rate::.cpu.inst 0.177914 # miss rate for ReadReq accesses system.cpu.icache.ReadReq_miss_rate::total 0.177914 # miss rate for ReadReq accesses system.cpu.icache.ReadReq_avg_miss_latency::.cpu.inst 85384.236453 # average ReadReq miss latency system.cpu.icache.ReadReq_avg_miss_latency::total 85384.236453 # average ReadReq miss latency system.cpu.icache.ReadReq_mshr_hits::.cpu.inst 92 # number of ReadReq MSHR hits system.cpu.icache.ReadReq_mshr_hits::total 92 # number of ReadReq MSHR hits system.cpu.icache.ReadReq_mshr_misses::.cpu.inst 314 # number of ReadReq MSHR misses system.cpu.icache.ReadReq_mshr_misses::total 314 # number of ReadReq MSHR misses system.cpu.icache.ReadReq_mshr_miss_latency::.cpu.inst 27753000 # number of ReadReq MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_latency::total 27753000 # number of ReadReq MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate::.cpu.inst 0.137599 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::total 0.137599 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_avg_mshr_miss_latency::.cpu.inst 88385.350318 # average ReadReq mshr miss latency system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 88385.350318 # average ReadReq mshr miss latency system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 25505000 # Cumulative time (in ticks) in various power states system.cpu.icache.tags.tagsinuse 114.719156 # Cycle average of tags in use system.cpu.icache.tags.total_refs 2190 # Total number of references to valid blocks. system.cpu.icache.tags.sampled_refs 314 # Sample count of references to valid blocks. system.cpu.icache.tags.avg_refs 6.974522 # Average number of references to valid blocks. system.cpu.icache.tags.warmup_cycle 106000 # Cycle when the warmup percentage was hit. system.cpu.icache.tags.occ_blocks::.cpu.inst 114.719156 # Average occupied blocks per requestor system.cpu.icache.tags.occ_percent::.cpu.inst 0.448122 # Average percentage of cache occupancy system.cpu.icache.tags.occ_percent::total 0.448122 # Average percentage of cache occupancy system.cpu.icache.tags.occ_task_id_blocks::1024 191 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::0 115 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::1 76 # Occupied blocks per task id system.cpu.icache.tags.occ_task_id_percent::1024 0.746094 # Percentage of cache occupancy per task id system.cpu.icache.tags.tag_accesses 4878 # Number of tag accesses system.cpu.icache.tags.data_accesses 4878 # Number of data accesses system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 25505000 # Cumulative time (in ticks) in various power states system.cpu.dtb.stage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 25505000 # Cumulative time (in ticks) in various power states system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 25505000 # Cumulative time (in ticks) in various power states system.cpu.itb.stage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 25505000 # Cumulative time (in ticks) in various power states system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 25505000 # Cumulative time (in ticks) in various power states system.cpu.dcache.demand_hits::.cpu.data 2361 # number of demand (read+write) hits system.cpu.dcache.demand_hits::total 2361 # number of demand (read+write) hits system.cpu.dcache.overall_hits::.cpu.data 2361 # number of overall hits system.cpu.dcache.overall_hits::total 2361 # number of overall hits system.cpu.dcache.demand_misses::.cpu.data 481 # number of demand (read+write) misses system.cpu.dcache.demand_misses::total 481 # number of demand (read+write) misses system.cpu.dcache.overall_misses::.cpu.data 481 # number of overall misses system.cpu.dcache.overall_misses::total 481 # number of overall misses system.cpu.dcache.demand_miss_latency::.cpu.data 39668000 # number of demand (read+write) miss cycles system.cpu.dcache.demand_miss_latency::total 39668000 # number of demand (read+write) miss cycles system.cpu.dcache.overall_miss_latency::.cpu.data 39668000 # number of overall miss cycles system.cpu.dcache.overall_miss_latency::total 39668000 # number of overall miss cycles system.cpu.dcache.demand_accesses::.cpu.data 2842 # number of demand (read+write) accesses system.cpu.dcache.demand_accesses::total 2842 # number of demand (read+write) accesses system.cpu.dcache.overall_accesses::.cpu.data 2842 # number of overall (read+write) accesses system.cpu.dcache.overall_accesses::total 2842 # number of overall (read+write) accesses system.cpu.dcache.demand_miss_rate::.cpu.data 0.169247 # miss rate for demand accesses system.cpu.dcache.demand_miss_rate::total 0.169247 # miss rate for demand accesses system.cpu.dcache.overall_miss_rate::.cpu.data 0.169247 # miss rate for overall accesses system.cpu.dcache.overall_miss_rate::total 0.169247 # miss rate for overall accesses system.cpu.dcache.demand_avg_miss_latency::.cpu.data 82469.854470 # average overall miss latency system.cpu.dcache.demand_avg_miss_latency::total 82469.854470 # average overall miss latency system.cpu.dcache.overall_avg_miss_latency::.cpu.data 82469.854470 # average overall miss latency system.cpu.dcache.overall_avg_miss_latency::total 82469.854470 # average overall miss latency system.cpu.dcache.blocked_cycles::no_mshrs 92 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_mshrs 2 # number of cycles access was blocked system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.dcache.avg_blocked_cycles::no_mshrs 46 # average number of cycles each access was blocked system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.dcache.demand_mshr_hits::.cpu.data 334 # number of demand (read+write) MSHR hits system.cpu.dcache.demand_mshr_hits::total 334 # number of demand (read+write) MSHR hits system.cpu.dcache.overall_mshr_hits::.cpu.data 334 # number of overall MSHR hits system.cpu.dcache.overall_mshr_hits::total 334 # number of overall MSHR hits system.cpu.dcache.demand_mshr_misses::.cpu.data 147 # number of demand (read+write) MSHR misses system.cpu.dcache.demand_mshr_misses::total 147 # number of demand (read+write) MSHR misses system.cpu.dcache.overall_mshr_misses::.cpu.data 147 # number of overall MSHR misses system.cpu.dcache.overall_mshr_misses::total 147 # number of overall MSHR misses system.cpu.dcache.demand_mshr_miss_latency::.cpu.data 13137000 # number of demand (read+write) MSHR miss cycles system.cpu.dcache.demand_mshr_miss_latency::total 13137000 # number of demand (read+write) MSHR miss cycles system.cpu.dcache.overall_mshr_miss_latency::.cpu.data 13137000 # number of overall MSHR miss cycles system.cpu.dcache.overall_mshr_miss_latency::total 13137000 # number of overall MSHR miss cycles system.cpu.dcache.demand_mshr_miss_rate::.cpu.data 0.051724 # mshr miss rate for demand accesses system.cpu.dcache.demand_mshr_miss_rate::total 0.051724 # mshr miss rate for demand accesses system.cpu.dcache.overall_mshr_miss_rate::.cpu.data 0.051724 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_miss_rate::total 0.051724 # mshr miss rate for overall accesses system.cpu.dcache.demand_avg_mshr_miss_latency::.cpu.data 89367.346939 # average overall mshr miss latency system.cpu.dcache.demand_avg_mshr_miss_latency::total 89367.346939 # average overall mshr miss latency system.cpu.dcache.overall_avg_mshr_miss_latency::.cpu.data 89367.346939 # average overall mshr miss latency system.cpu.dcache.overall_avg_mshr_miss_latency::total 89367.346939 # average overall mshr miss latency system.cpu.dcache.replacements 0 # number of replacements system.cpu.dcache.ReadReq_hits::.cpu.data 1697 # number of ReadReq hits system.cpu.dcache.ReadReq_hits::total 1697 # number of ReadReq hits system.cpu.dcache.ReadReq_misses::.cpu.data 202 # number of ReadReq misses system.cpu.dcache.ReadReq_misses::total 202 # number of ReadReq misses system.cpu.dcache.ReadReq_miss_latency::.cpu.data 15074000 # number of ReadReq miss cycles system.cpu.dcache.ReadReq_miss_latency::total 15074000 # number of ReadReq miss cycles system.cpu.dcache.ReadReq_accesses::.cpu.data 1899 # number of ReadReq accesses(hits+misses) system.cpu.dcache.ReadReq_accesses::total 1899 # number of ReadReq accesses(hits+misses) system.cpu.dcache.ReadReq_miss_rate::.cpu.data 0.106372 # miss rate for ReadReq accesses system.cpu.dcache.ReadReq_miss_rate::total 0.106372 # miss rate for ReadReq accesses system.cpu.dcache.ReadReq_avg_miss_latency::.cpu.data 74623.762376 # average ReadReq miss latency system.cpu.dcache.ReadReq_avg_miss_latency::total 74623.762376 # average ReadReq miss latency system.cpu.dcache.ReadReq_mshr_hits::.cpu.data 97 # number of ReadReq MSHR hits system.cpu.dcache.ReadReq_mshr_hits::total 97 # number of ReadReq MSHR hits system.cpu.dcache.ReadReq_mshr_misses::.cpu.data 105 # number of ReadReq MSHR misses system.cpu.dcache.ReadReq_mshr_misses::total 105 # number of ReadReq MSHR misses system.cpu.dcache.ReadReq_mshr_miss_latency::.cpu.data 9022000 # number of ReadReq MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_latency::total 9022000 # number of ReadReq MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_rate::.cpu.data 0.055292 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.055292 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_avg_mshr_miss_latency::.cpu.data 85923.809524 # average ReadReq mshr miss latency system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 85923.809524 # average ReadReq mshr miss latency system.cpu.dcache.WriteReq_hits::.cpu.data 664 # number of WriteReq hits system.cpu.dcache.WriteReq_hits::total 664 # number of WriteReq hits system.cpu.dcache.WriteReq_misses::.cpu.data 279 # number of WriteReq misses system.cpu.dcache.WriteReq_misses::total 279 # number of WriteReq misses system.cpu.dcache.WriteReq_miss_latency::.cpu.data 24594000 # number of WriteReq miss cycles system.cpu.dcache.WriteReq_miss_latency::total 24594000 # number of WriteReq miss cycles system.cpu.dcache.WriteReq_accesses::.cpu.data 943 # number of WriteReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::total 943 # number of WriteReq accesses(hits+misses) system.cpu.dcache.WriteReq_miss_rate::.cpu.data 0.295864 # miss rate for WriteReq accesses system.cpu.dcache.WriteReq_miss_rate::total 0.295864 # miss rate for WriteReq accesses system.cpu.dcache.WriteReq_avg_miss_latency::.cpu.data 88150.537634 # average WriteReq miss latency system.cpu.dcache.WriteReq_avg_miss_latency::total 88150.537634 # average WriteReq miss latency system.cpu.dcache.WriteReq_mshr_hits::.cpu.data 237 # number of WriteReq MSHR hits system.cpu.dcache.WriteReq_mshr_hits::total 237 # number of WriteReq MSHR hits system.cpu.dcache.WriteReq_mshr_misses::.cpu.data 42 # number of WriteReq MSHR misses system.cpu.dcache.WriteReq_mshr_misses::total 42 # number of WriteReq MSHR misses system.cpu.dcache.WriteReq_mshr_miss_latency::.cpu.data 4115000 # number of WriteReq MSHR miss cycles system.cpu.dcache.WriteReq_mshr_miss_latency::total 4115000 # number of WriteReq MSHR miss cycles system.cpu.dcache.WriteReq_mshr_miss_rate::.cpu.data 0.044539 # mshr miss rate for WriteReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.044539 # mshr miss rate for WriteReq accesses system.cpu.dcache.WriteReq_avg_mshr_miss_latency::.cpu.data 97976.190476 # average WriteReq mshr miss latency system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 97976.190476 # average WriteReq mshr miss latency system.cpu.dcache.LoadLockedReq_hits::.cpu.data 9 # number of LoadLockedReq hits system.cpu.dcache.LoadLockedReq_hits::total 9 # number of LoadLockedReq hits system.cpu.dcache.LoadLockedReq_misses::.cpu.data 2 # number of LoadLockedReq misses system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses system.cpu.dcache.LoadLockedReq_miss_latency::.cpu.data 559000 # number of LoadLockedReq miss cycles system.cpu.dcache.LoadLockedReq_miss_latency::total 559000 # number of LoadLockedReq miss cycles system.cpu.dcache.LoadLockedReq_accesses::.cpu.data 11 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.LoadLockedReq_accesses::total 11 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.LoadLockedReq_miss_rate::.cpu.data 0.181818 # miss rate for LoadLockedReq accesses system.cpu.dcache.LoadLockedReq_miss_rate::total 0.181818 # miss rate for LoadLockedReq accesses system.cpu.dcache.LoadLockedReq_avg_miss_latency::.cpu.data 279500 # average LoadLockedReq miss latency system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 279500 # average LoadLockedReq miss latency system.cpu.dcache.LoadLockedReq_mshr_hits::.cpu.data 2 # number of LoadLockedReq MSHR hits system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits system.cpu.dcache.StoreCondReq_hits::.cpu.data 11 # number of StoreCondReq hits system.cpu.dcache.StoreCondReq_hits::total 11 # number of StoreCondReq hits system.cpu.dcache.StoreCondReq_accesses::.cpu.data 11 # number of StoreCondReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::total 11 # number of StoreCondReq accesses(hits+misses) system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 25505000 # Cumulative time (in ticks) in various power states system.cpu.dcache.tags.tagsinuse 89.821998 # Cycle average of tags in use system.cpu.dcache.tags.total_refs 2528 # Total number of references to valid blocks. system.cpu.dcache.tags.sampled_refs 147 # Sample count of references to valid blocks. system.cpu.dcache.tags.avg_refs 17.197279 # Average number of references to valid blocks. system.cpu.dcache.tags.warmup_cycle 140000 # Cycle when the warmup percentage was hit. system.cpu.dcache.tags.occ_blocks::.cpu.data 89.821998 # Average occupied blocks per requestor system.cpu.dcache.tags.occ_percent::.cpu.data 0.087717 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_percent::total 0.087717 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_task_id_blocks::1024 147 # Occupied blocks per task id system.cpu.dcache.tags.age_task_id_blocks_1024::0 39 # Occupied blocks per task id system.cpu.dcache.tags.age_task_id_blocks_1024::1 108 # Occupied blocks per task id system.cpu.dcache.tags.occ_task_id_percent::1024 0.143555 # Percentage of cache occupancy per task id system.cpu.dcache.tags.tag_accesses 5875 # Number of tag accesses system.cpu.dcache.tags.data_accesses 5875 # Number of data accesses system.l2cache.pwrStateResidencyTicks::UNDEFINED 25505000 # Cumulative time (in ticks) in various power states system.l2cache.demand_hits::.cpu.inst 39 # number of demand (read+write) hits system.l2cache.demand_hits::.cpu.data 20 # number of demand (read+write) hits system.l2cache.demand_hits::total 59 # number of demand (read+write) hits system.l2cache.overall_hits::.cpu.inst 39 # number of overall hits system.l2cache.overall_hits::.cpu.data 20 # number of overall hits system.l2cache.overall_hits::total 59 # number of overall hits system.l2cache.demand_misses::.cpu.inst 275 # number of demand (read+write) misses system.l2cache.demand_misses::.cpu.data 127 # number of demand (read+write) misses system.l2cache.demand_misses::total 402 # number of demand (read+write) misses system.l2cache.overall_misses::.cpu.inst 275 # number of overall misses system.l2cache.overall_misses::.cpu.data 127 # number of overall misses system.l2cache.overall_misses::total 402 # number of overall misses system.l2cache.demand_miss_latency::.cpu.inst 25934000 # number of demand (read+write) miss cycles system.l2cache.demand_miss_latency::.cpu.data 12224000 # number of demand (read+write) miss cycles system.l2cache.demand_miss_latency::total 38158000 # number of demand (read+write) miss cycles system.l2cache.overall_miss_latency::.cpu.inst 25934000 # number of overall miss cycles system.l2cache.overall_miss_latency::.cpu.data 12224000 # number of overall miss cycles system.l2cache.overall_miss_latency::total 38158000 # number of overall miss cycles system.l2cache.demand_accesses::.cpu.inst 314 # number of demand (read+write) accesses system.l2cache.demand_accesses::.cpu.data 147 # number of demand (read+write) accesses system.l2cache.demand_accesses::total 461 # number of demand (read+write) accesses system.l2cache.overall_accesses::.cpu.inst 314 # number of overall (read+write) accesses system.l2cache.overall_accesses::.cpu.data 147 # number of overall (read+write) accesses system.l2cache.overall_accesses::total 461 # number of overall (read+write) accesses system.l2cache.demand_miss_rate::.cpu.inst 0.875796 # miss rate for demand accesses system.l2cache.demand_miss_rate::.cpu.data 0.863946 # miss rate for demand accesses system.l2cache.demand_miss_rate::total 0.872017 # miss rate for demand accesses system.l2cache.overall_miss_rate::.cpu.inst 0.875796 # miss rate for overall accesses system.l2cache.overall_miss_rate::.cpu.data 0.863946 # miss rate for overall accesses system.l2cache.overall_miss_rate::total 0.872017 # miss rate for overall accesses system.l2cache.demand_avg_miss_latency::.cpu.inst 94305.454545 # average overall miss latency system.l2cache.demand_avg_miss_latency::.cpu.data 96251.968504 # average overall miss latency system.l2cache.demand_avg_miss_latency::total 94920.398010 # average overall miss latency system.l2cache.overall_avg_miss_latency::.cpu.inst 94305.454545 # average overall miss latency system.l2cache.overall_avg_miss_latency::.cpu.data 96251.968504 # average overall miss latency system.l2cache.overall_avg_miss_latency::total 94920.398010 # average overall miss latency system.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked system.l2cache.blocked::no_targets 0 # number of cycles access was blocked system.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.l2cache.demand_mshr_hits::.cpu.data 6 # number of demand (read+write) MSHR hits system.l2cache.demand_mshr_hits::total 6 # number of demand (read+write) MSHR hits system.l2cache.overall_mshr_hits::.cpu.data 6 # number of overall MSHR hits system.l2cache.overall_mshr_hits::total 6 # number of overall MSHR hits system.l2cache.demand_mshr_misses::.cpu.inst 275 # number of demand (read+write) MSHR misses system.l2cache.demand_mshr_misses::.cpu.data 121 # number of demand (read+write) MSHR misses system.l2cache.demand_mshr_misses::total 396 # number of demand (read+write) MSHR misses system.l2cache.overall_mshr_misses::.cpu.inst 275 # number of overall MSHR misses system.l2cache.overall_mshr_misses::.cpu.data 121 # number of overall MSHR misses system.l2cache.overall_mshr_misses::total 396 # number of overall MSHR misses system.l2cache.demand_mshr_miss_latency::.cpu.inst 20434000 # number of demand (read+write) MSHR miss cycles system.l2cache.demand_mshr_miss_latency::.cpu.data 9298000 # number of demand (read+write) MSHR miss cycles system.l2cache.demand_mshr_miss_latency::total 29732000 # number of demand (read+write) MSHR miss cycles system.l2cache.overall_mshr_miss_latency::.cpu.inst 20434000 # number of overall MSHR miss cycles system.l2cache.overall_mshr_miss_latency::.cpu.data 9298000 # number of overall MSHR miss cycles system.l2cache.overall_mshr_miss_latency::total 29732000 # number of overall MSHR miss cycles system.l2cache.demand_mshr_miss_rate::.cpu.inst 0.875796 # mshr miss rate for demand accesses system.l2cache.demand_mshr_miss_rate::.cpu.data 0.823129 # mshr miss rate for demand accesses system.l2cache.demand_mshr_miss_rate::total 0.859002 # mshr miss rate for demand accesses system.l2cache.overall_mshr_miss_rate::.cpu.inst 0.875796 # mshr miss rate for overall accesses system.l2cache.overall_mshr_miss_rate::.cpu.data 0.823129 # mshr miss rate for overall accesses system.l2cache.overall_mshr_miss_rate::total 0.859002 # mshr miss rate for overall accesses system.l2cache.demand_avg_mshr_miss_latency::.cpu.inst 74305.454545 # average overall mshr miss latency system.l2cache.demand_avg_mshr_miss_latency::.cpu.data 76842.975207 # average overall mshr miss latency system.l2cache.demand_avg_mshr_miss_latency::total 75080.808081 # average overall mshr miss latency system.l2cache.overall_avg_mshr_miss_latency::.cpu.inst 74305.454545 # average overall mshr miss latency system.l2cache.overall_avg_mshr_miss_latency::.cpu.data 76842.975207 # average overall mshr miss latency system.l2cache.overall_avg_mshr_miss_latency::total 75080.808081 # average overall mshr miss latency system.l2cache.replacements 0 # number of replacements system.l2cache.ReadExReq_misses::.cpu.data 42 # number of ReadExReq misses system.l2cache.ReadExReq_misses::total 42 # number of ReadExReq misses system.l2cache.ReadExReq_miss_latency::.cpu.data 3985000 # number of ReadExReq miss cycles system.l2cache.ReadExReq_miss_latency::total 3985000 # number of ReadExReq miss cycles system.l2cache.ReadExReq_accesses::.cpu.data 42 # number of ReadExReq accesses(hits+misses) system.l2cache.ReadExReq_accesses::total 42 # number of ReadExReq accesses(hits+misses) system.l2cache.ReadExReq_miss_rate::.cpu.data 1 # miss rate for ReadExReq accesses system.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses system.l2cache.ReadExReq_avg_miss_latency::.cpu.data 94880.952381 # average ReadExReq miss latency system.l2cache.ReadExReq_avg_miss_latency::total 94880.952381 # average ReadExReq miss latency system.l2cache.ReadExReq_mshr_misses::.cpu.data 42 # number of ReadExReq MSHR misses system.l2cache.ReadExReq_mshr_misses::total 42 # number of ReadExReq MSHR misses system.l2cache.ReadExReq_mshr_miss_latency::.cpu.data 3145000 # number of ReadExReq MSHR miss cycles system.l2cache.ReadExReq_mshr_miss_latency::total 3145000 # number of ReadExReq MSHR miss cycles system.l2cache.ReadExReq_mshr_miss_rate::.cpu.data 1 # mshr miss rate for ReadExReq accesses system.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses system.l2cache.ReadExReq_avg_mshr_miss_latency::.cpu.data 74880.952381 # average ReadExReq mshr miss latency system.l2cache.ReadExReq_avg_mshr_miss_latency::total 74880.952381 # average ReadExReq mshr miss latency system.l2cache.ReadSharedReq_hits::.cpu.inst 39 # number of ReadSharedReq hits system.l2cache.ReadSharedReq_hits::.cpu.data 20 # number of ReadSharedReq hits system.l2cache.ReadSharedReq_hits::total 59 # number of ReadSharedReq hits system.l2cache.ReadSharedReq_misses::.cpu.inst 275 # number of ReadSharedReq misses system.l2cache.ReadSharedReq_misses::.cpu.data 85 # number of ReadSharedReq misses system.l2cache.ReadSharedReq_misses::total 360 # number of ReadSharedReq misses system.l2cache.ReadSharedReq_miss_latency::.cpu.inst 25934000 # number of ReadSharedReq miss cycles system.l2cache.ReadSharedReq_miss_latency::.cpu.data 8239000 # number of ReadSharedReq miss cycles system.l2cache.ReadSharedReq_miss_latency::total 34173000 # number of ReadSharedReq miss cycles system.l2cache.ReadSharedReq_accesses::.cpu.inst 314 # number of ReadSharedReq accesses(hits+misses) system.l2cache.ReadSharedReq_accesses::.cpu.data 105 # number of ReadSharedReq accesses(hits+misses) system.l2cache.ReadSharedReq_accesses::total 419 # number of ReadSharedReq accesses(hits+misses) system.l2cache.ReadSharedReq_miss_rate::.cpu.inst 0.875796 # miss rate for ReadSharedReq accesses system.l2cache.ReadSharedReq_miss_rate::.cpu.data 0.809524 # miss rate for ReadSharedReq accesses system.l2cache.ReadSharedReq_miss_rate::total 0.859189 # miss rate for ReadSharedReq accesses system.l2cache.ReadSharedReq_avg_miss_latency::.cpu.inst 94305.454545 # average ReadSharedReq miss latency system.l2cache.ReadSharedReq_avg_miss_latency::.cpu.data 96929.411765 # average ReadSharedReq miss latency system.l2cache.ReadSharedReq_avg_miss_latency::total 94925 # average ReadSharedReq miss latency system.l2cache.ReadSharedReq_mshr_hits::.cpu.data 6 # number of ReadSharedReq MSHR hits system.l2cache.ReadSharedReq_mshr_hits::total 6 # number of ReadSharedReq MSHR hits system.l2cache.ReadSharedReq_mshr_misses::.cpu.inst 275 # number of ReadSharedReq MSHR misses system.l2cache.ReadSharedReq_mshr_misses::.cpu.data 79 # number of ReadSharedReq MSHR misses system.l2cache.ReadSharedReq_mshr_misses::total 354 # number of ReadSharedReq MSHR misses system.l2cache.ReadSharedReq_mshr_miss_latency::.cpu.inst 20434000 # number of ReadSharedReq MSHR miss cycles system.l2cache.ReadSharedReq_mshr_miss_latency::.cpu.data 6153000 # number of ReadSharedReq MSHR miss cycles system.l2cache.ReadSharedReq_mshr_miss_latency::total 26587000 # number of ReadSharedReq MSHR miss cycles system.l2cache.ReadSharedReq_mshr_miss_rate::.cpu.inst 0.875796 # mshr miss rate for ReadSharedReq accesses system.l2cache.ReadSharedReq_mshr_miss_rate::.cpu.data 0.752381 # mshr miss rate for ReadSharedReq accesses system.l2cache.ReadSharedReq_mshr_miss_rate::total 0.844869 # mshr miss rate for ReadSharedReq accesses system.l2cache.ReadSharedReq_avg_mshr_miss_latency::.cpu.inst 74305.454545 # average ReadSharedReq mshr miss latency system.l2cache.ReadSharedReq_avg_mshr_miss_latency::.cpu.data 77886.075949 # average ReadSharedReq mshr miss latency system.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 75104.519774 # average ReadSharedReq mshr miss latency system.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 25505000 # Cumulative time (in ticks) in various power states system.l2cache.tags.tagsinuse 218.311907 # Cycle average of tags in use system.l2cache.tags.total_refs 557 # Total number of references to valid blocks. system.l2cache.tags.sampled_refs 396 # Sample count of references to valid blocks. system.l2cache.tags.avg_refs 1.406566 # Average number of references to valid blocks. system.l2cache.tags.warmup_cycle 85000 # Cycle when the warmup percentage was hit. system.l2cache.tags.occ_blocks::.cpu.inst 142.424197 # Average occupied blocks per requestor system.l2cache.tags.occ_blocks::.cpu.data 75.887710 # Average occupied blocks per requestor system.l2cache.tags.occ_percent::.cpu.inst 0.034772 # Average percentage of cache occupancy system.l2cache.tags.occ_percent::.cpu.data 0.018527 # Average percentage of cache occupancy system.l2cache.tags.occ_percent::total 0.053299 # Average percentage of cache occupancy system.l2cache.tags.occ_task_id_blocks::1024 396 # Occupied blocks per task id system.l2cache.tags.age_task_id_blocks_1024::0 132 # Occupied blocks per task id system.l2cache.tags.age_task_id_blocks_1024::1 264 # Occupied blocks per task id system.l2cache.tags.occ_task_id_percent::1024 0.096680 # Percentage of cache occupancy per task id system.l2cache.tags.tag_accesses 4900 # Number of tag accesses system.l2cache.tags.data_accesses 4900 # Number of data accesses system.mem_ctrl.pwrStateResidencyTicks::UNDEFINED 25505000 # Cumulative time (in ticks) in various power states system.mem_ctrl.bytes_read::.cpu.inst 17600 # Number of bytes read from this memory system.mem_ctrl.bytes_read::.cpu.data 7744 # Number of bytes read from this memory system.mem_ctrl.bytes_read::total 25344 # Number of bytes read from this memory system.mem_ctrl.bytes_inst_read::.cpu.inst 17600 # Number of instructions bytes read from this memory system.mem_ctrl.bytes_inst_read::total 17600 # Number of instructions bytes read from this memory system.mem_ctrl.num_reads::.cpu.inst 275 # Number of read requests responded to by this memory system.mem_ctrl.num_reads::.cpu.data 121 # Number of read requests responded to by this memory system.mem_ctrl.num_reads::total 396 # Number of read requests responded to by this memory system.mem_ctrl.bw_read::.cpu.inst 690060772 # Total read bandwidth from this memory (bytes/s) system.mem_ctrl.bw_read::.cpu.data 303626740 # Total read bandwidth from this memory (bytes/s) system.mem_ctrl.bw_read::total 993687512 # Total read bandwidth from this memory (bytes/s) system.mem_ctrl.bw_inst_read::.cpu.inst 690060772 # Instruction read bandwidth from this memory (bytes/s) system.mem_ctrl.bw_inst_read::total 690060772 # Instruction read bandwidth from this memory (bytes/s) system.mem_ctrl.bw_total::.cpu.inst 690060772 # Total bandwidth to/from this memory (bytes/s) system.mem_ctrl.bw_total::.cpu.data 303626740 # Total bandwidth to/from this memory (bytes/s) system.mem_ctrl.bw_total::total 993687512 # Total bandwidth to/from this memory (bytes/s) system.mem_ctrl.avgPriority_.cpu.inst::samples 275.00 # Average QoS priority value for accepted requests system.mem_ctrl.avgPriority_.cpu.data::samples 121.00 # Average QoS priority value for accepted requests system.mem_ctrl.priorityMinLatency 0.000000017492 # per QoS priority minimum request to response latency (s) system.mem_ctrl.priorityMaxLatency 0.000000747332 # per QoS priority maximum request to response latency (s) system.mem_ctrl.numReadWriteTurnArounds 0 # Number of turnarounds from READ to WRITE system.mem_ctrl.numWriteReadTurnArounds 0 # Number of turnarounds from WRITE to READ system.mem_ctrl.numStayReadState 798 # Number of times bus staying in READ state system.mem_ctrl.numStayWriteState 0 # Number of times bus staying in WRITE state system.mem_ctrl.readReqs 396 # Number of read requests accepted system.mem_ctrl.writeReqs 0 # Number of write requests accepted system.mem_ctrl.readBursts 396 # Number of DRAM read bursts, including those serviced by the write queue system.mem_ctrl.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue system.mem_ctrl.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue system.mem_ctrl.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one system.mem_ctrl.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write system.mem_ctrl.perBankRdBursts::0 71 # Per bank write bursts system.mem_ctrl.perBankRdBursts::1 26 # Per bank write bursts system.mem_ctrl.perBankRdBursts::2 20 # Per bank write bursts system.mem_ctrl.perBankRdBursts::3 43 # Per bank write bursts system.mem_ctrl.perBankRdBursts::4 18 # Per bank write bursts system.mem_ctrl.perBankRdBursts::5 26 # Per bank write bursts system.mem_ctrl.perBankRdBursts::6 35 # Per bank write bursts system.mem_ctrl.perBankRdBursts::7 0 # Per bank write bursts system.mem_ctrl.perBankRdBursts::8 4 # Per bank write bursts system.mem_ctrl.perBankRdBursts::9 7 # Per bank write bursts system.mem_ctrl.perBankRdBursts::10 3 # Per bank write bursts system.mem_ctrl.perBankRdBursts::11 0 # Per bank write bursts system.mem_ctrl.perBankRdBursts::12 0 # Per bank write bursts system.mem_ctrl.perBankRdBursts::13 5 # Per bank write bursts system.mem_ctrl.perBankRdBursts::14 0 # Per bank write bursts system.mem_ctrl.perBankRdBursts::15 6 # Per bank write bursts system.mem_ctrl.perBankRdBursts::16 18 # Per bank write bursts system.mem_ctrl.perBankRdBursts::17 19 # Per bank write bursts system.mem_ctrl.perBankRdBursts::18 0 # Per bank write bursts system.mem_ctrl.perBankRdBursts::19 0 # Per bank write bursts system.mem_ctrl.perBankRdBursts::20 0 # Per bank write bursts system.mem_ctrl.perBankRdBursts::21 6 # Per bank write bursts system.mem_ctrl.perBankRdBursts::22 0 # Per bank write bursts system.mem_ctrl.perBankRdBursts::23 10 # Per bank write bursts system.mem_ctrl.perBankRdBursts::24 0 # Per bank write bursts system.mem_ctrl.perBankRdBursts::25 1 # Per bank write bursts system.mem_ctrl.perBankRdBursts::26 25 # Per bank write bursts system.mem_ctrl.perBankRdBursts::27 43 # Per bank write bursts system.mem_ctrl.perBankRdBursts::28 9 # Per bank write bursts system.mem_ctrl.perBankRdBursts::29 1 # Per bank write bursts system.mem_ctrl.perBankRdBursts::30 0 # Per bank write bursts system.mem_ctrl.perBankRdBursts::31 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::0 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::1 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::2 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::3 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::4 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::5 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::6 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::7 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::8 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::9 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::10 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::11 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::12 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::13 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::14 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::15 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::16 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::17 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::18 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::19 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::20 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::21 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::22 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::23 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::24 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::25 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::26 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::27 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::28 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::29 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::30 0 # Per bank write bursts system.mem_ctrl.perBankWrBursts::31 0 # Per bank write bursts system.mem_ctrl.avgRdQLen 1.57 # Average read queue length when enqueuing system.mem_ctrl.avgWrQLen 0.00 # Average write queue length when enqueuing system.mem_ctrl.totQLat 2392706 # Total ticks spent queuing system.mem_ctrl.totBusLat 1319472 # Total ticks spent in databus transfers system.mem_ctrl.totMemAccLat 9319538 # Total ticks spent from burst creation until serviced by the DRAM system.mem_ctrl.avgQLat 6042.19 # Average queueing delay per DRAM burst system.mem_ctrl.avgBusLat 3332.00 # Average bus latency per DRAM burst system.mem_ctrl.avgMemAccLat 23534.19 # Average memory access latency per DRAM burst system.mem_ctrl.numRdRetry 0 # Number of times read queue was full causing retry system.mem_ctrl.numWrRetry 0 # Number of times write queue was full causing retry system.mem_ctrl.readRowHits 333 # Number of row buffer hits during reads system.mem_ctrl.writeRowHits 0 # Number of row buffer hits during writes system.mem_ctrl.readRowHitRate 84.09 # Row buffer hit rate for reads system.mem_ctrl.writeRowHitRate nan # Row buffer hit rate for writes system.mem_ctrl.readPktSize::0 0 # Read request sizes (log2) system.mem_ctrl.readPktSize::1 0 # Read request sizes (log2) system.mem_ctrl.readPktSize::2 0 # Read request sizes (log2) system.mem_ctrl.readPktSize::3 0 # Read request sizes (log2) system.mem_ctrl.readPktSize::4 0 # Read request sizes (log2) system.mem_ctrl.readPktSize::5 0 # Read request sizes (log2) system.mem_ctrl.readPktSize::6 396 # Read request sizes (log2) system.mem_ctrl.writePktSize::0 0 # Write request sizes (log2) system.mem_ctrl.writePktSize::1 0 # Write request sizes (log2) system.mem_ctrl.writePktSize::2 0 # Write request sizes (log2) system.mem_ctrl.writePktSize::3 0 # Write request sizes (log2) system.mem_ctrl.writePktSize::4 0 # Write request sizes (log2) system.mem_ctrl.writePktSize::5 0 # Write request sizes (log2) system.mem_ctrl.writePktSize::6 0 # Write request sizes (log2) system.mem_ctrl.rdQLenPdf::0 235 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::1 112 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::2 40 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::3 8 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::4 1 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::5 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::6 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::7 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::8 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::9 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::10 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::11 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::12 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::13 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::14 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::15 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::16 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::17 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::18 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::19 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::20 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::21 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::22 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::23 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::24 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::25 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::26 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::27 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::28 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::29 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::30 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::31 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::32 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::33 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::34 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::35 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::36 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::37 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::38 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::39 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::40 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::41 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::42 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::43 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::44 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::45 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::46 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::47 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::48 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::49 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::50 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::51 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::52 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::53 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::54 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::55 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::56 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::57 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::58 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::59 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::60 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::61 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::62 0 # What read queue length does an incoming req see system.mem_ctrl.rdQLenPdf::63 0 # What read queue length does an incoming req see system.mem_ctrl.wrQLenPdf::0 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::1 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::2 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::3 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::4 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::5 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::6 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::7 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::8 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::9 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::10 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::11 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::12 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::13 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::14 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::15 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::16 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::17 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::18 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::19 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::20 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::21 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::22 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::23 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::24 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::25 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::26 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::27 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::28 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::29 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::30 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::31 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::32 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::33 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::34 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::35 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::36 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::37 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::38 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::39 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::40 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::41 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::42 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::43 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::44 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::45 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::46 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::47 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::48 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::49 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::50 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::51 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::52 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::53 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::54 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::55 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::56 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::57 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::58 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::59 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::60 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::61 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::62 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::63 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::64 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::65 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::66 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::67 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::68 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::69 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::70 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::71 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::72 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::73 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::74 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::75 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::76 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::77 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::78 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::79 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::80 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::81 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::82 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::83 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::84 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::85 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::86 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::87 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::88 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::89 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::90 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::91 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::92 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::93 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::94 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::95 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::96 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::97 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::98 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::99 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::100 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::101 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::102 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::103 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::104 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::105 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::106 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::107 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::108 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::109 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::110 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::111 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::112 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::113 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::114 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::115 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::116 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::117 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::118 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::119 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::120 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::121 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::122 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::123 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::124 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::125 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::126 0 # What write queue length does an incoming req see system.mem_ctrl.wrQLenPdf::127 0 # What write queue length does an incoming req see system.mem_ctrl.bytesPerActivate::samples 59 # Bytes accessed per row activation system.mem_ctrl.bytesPerActivate::mean 415.457627 # Bytes accessed per row activation system.mem_ctrl.bytesPerActivate::gmean 270.941798 # Bytes accessed per row activation system.mem_ctrl.bytesPerActivate::stdev 356.014302 # Bytes accessed per row activation system.mem_ctrl.bytesPerActivate::0-127 12 20.34% 20.34% # Bytes accessed per row activation system.mem_ctrl.bytesPerActivate::128-255 14 23.73% 44.07% # Bytes accessed per row activation system.mem_ctrl.bytesPerActivate::256-383 8 13.56% 57.63% # Bytes accessed per row activation system.mem_ctrl.bytesPerActivate::384-511 6 10.17% 67.80% # Bytes accessed per row activation system.mem_ctrl.bytesPerActivate::512-639 3 5.08% 72.88% # Bytes accessed per row activation system.mem_ctrl.bytesPerActivate::640-767 2 3.39% 76.27% # Bytes accessed per row activation system.mem_ctrl.bytesPerActivate::768-895 2 3.39% 79.66% # Bytes accessed per row activation system.mem_ctrl.bytesPerActivate::896-1023 1 1.69% 81.36% # Bytes accessed per row activation system.mem_ctrl.bytesPerActivate::1024-1151 11 18.64% 100.00% # Bytes accessed per row activation system.mem_ctrl.bytesPerActivate::total 59 # Bytes accessed per row activation system.mem_ctrl.bytesReadDRAM 25344 # Total number of bytes read from DRAM system.mem_ctrl.bytesReadWrQ 0 # Total number of bytes read from write queue system.mem_ctrl.bytesWritten 0 # Total number of bytes written to DRAM system.mem_ctrl.bytesReadSys 25344 # Total read bytes from the system interface side system.mem_ctrl.bytesWrittenSys 0 # Total written bytes from the system interface side system.mem_ctrl.avgRdBW 993.69 # Average DRAM read bandwidth in MiByte/s system.mem_ctrl.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s system.mem_ctrl.avgRdBWSys 993.69 # Average system read bandwidth in MiByte/s system.mem_ctrl.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s system.mem_ctrl.peakBW 19207.00 # Theoretical peak bandwidth in MiByte/s system.mem_ctrl.busUtil 5.17 # Data bus utilization in percentage system.mem_ctrl.busUtilRead 5.17 # Data bus utilization in percentage for reads system.mem_ctrl.busUtilWrite 0.00 # Data bus utilization in percentage for writes system.mem_ctrl.totGap 25332000 # Total gap between requests system.mem_ctrl.avgGap 63969.70 # Average gap between requests system.mem_ctrl.masterReadBytes::.cpu.inst 17600 # Per-master bytes read from memory system.mem_ctrl.masterReadBytes::.cpu.data 7744 # Per-master bytes read from memory system.mem_ctrl.masterReadRate::.cpu.inst 690060772.397569060326 # Per-master bytes read from memory rate (Bytes/sec) system.mem_ctrl.masterReadRate::.cpu.data 303626739.854930400848 # Per-master bytes read from memory rate (Bytes/sec) system.mem_ctrl.masterReadAccesses::.cpu.inst 275 # Per-master read serviced memory accesses system.mem_ctrl.masterReadAccesses::.cpu.data 121 # Per-master read serviced memory accesses system.mem_ctrl.masterReadTotalLat::.cpu.inst 6263258 # Per-master read total memory access latency system.mem_ctrl.masterReadTotalLat::.cpu.data 3056280 # Per-master read total memory access latency system.mem_ctrl.masterReadAvgLat::.cpu.inst 22775.48 # Per-master read average memory access latency system.mem_ctrl.masterReadAvgLat::.cpu.data 25258.51 # Per-master read average memory access latency system.mem_ctrl.pageHitRate 84.09 # Row buffer hit rate, read and write combined system.mem_ctrl.rank1.actEnergy 74850.048000 # Energy for activate commands per rank (pJ) system.mem_ctrl.rank1.preEnergy 91219.497600 # Energy for precharge commands per rank (pJ) system.mem_ctrl.rank1.readEnergy 555233.817600 # Energy for read commands per rank (pJ) system.mem_ctrl.rank1.writeEnergy 0 # Energy for write commands per rank (pJ) system.mem_ctrl.rank1.refreshEnergy 4156132.881600 # Energy for refresh commands per rank (pJ) system.mem_ctrl.rank1.actBackEnergy 21172055.788800 # Energy for active background per rank (pJ) system.mem_ctrl.rank1.preBackEnergy 382279.027200 # Energy for precharge background per rank (pJ) system.mem_ctrl.rank1.actPowerDownEnergy 0 # Energy for active power-down per rank (pJ) system.mem_ctrl.rank1.prePowerDownEnergy 0 # Energy for precharge power-down per rank (pJ) system.mem_ctrl.rank1.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ) system.mem_ctrl.rank1.totalEnergy 26431771.060800 # Total energy per rank (pJ) system.mem_ctrl.rank1.averagePower 1036.336838 # Core power per rank (mW) system.mem_ctrl.rank1.totalIdleTime 0 # Total Idle time Per DRAM Rank system.mem_ctrl.rank1.memoryStateTime::IDLE 488320 # Time in different power states system.mem_ctrl.rank1.memoryStateTime::REF 1050000 # Time in different power states system.mem_ctrl.rank1.memoryStateTime::SREF 0 # Time in different power states system.mem_ctrl.rank1.memoryStateTime::PRE_PDN 0 # Time in different power states system.mem_ctrl.rank1.memoryStateTime::ACT 23966680 # Time in different power states system.mem_ctrl.rank1.memoryStateTime::ACT_PDN 0 # Time in different power states system.mem_ctrl.rank0.actEnergy 121631.328000 # Energy for activate commands per rank (pJ) system.mem_ctrl.rank0.preEnergy 153414.609600 # Energy for precharge commands per rank (pJ) system.mem_ctrl.rank0.readEnergy 1110467.635200 # Energy for read commands per rank (pJ) system.mem_ctrl.rank0.writeEnergy 0 # Energy for write commands per rank (pJ) system.mem_ctrl.rank0.refreshEnergy 4156132.881600 # Energy for refresh commands per rank (pJ) system.mem_ctrl.rank0.actBackEnergy 21390032.563200 # Energy for active background per rank (pJ) system.mem_ctrl.rank0.preBackEnergy 214794.048000 # Energy for precharge background per rank (pJ) system.mem_ctrl.rank0.actPowerDownEnergy 0 # Energy for active power-down per rank (pJ) system.mem_ctrl.rank0.prePowerDownEnergy 0 # Energy for precharge power-down per rank (pJ) system.mem_ctrl.rank0.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ) system.mem_ctrl.rank0.totalEnergy 27146473.065600 # Total energy per rank (pJ) system.mem_ctrl.rank0.averagePower 1064.358873 # Core power per rank (mW) system.mem_ctrl.rank0.totalIdleTime 0 # Total Idle time Per DRAM Rank system.mem_ctrl.rank0.memoryStateTime::IDLE 231500 # Time in different power states system.mem_ctrl.rank0.memoryStateTime::REF 1050000 # Time in different power states system.mem_ctrl.rank0.memoryStateTime::SREF 0 # Time in different power states system.mem_ctrl.rank0.memoryStateTime::PRE_PDN 0 # Time in different power states system.mem_ctrl.rank0.memoryStateTime::ACT 24223500 # Time in different power states system.mem_ctrl.rank0.memoryStateTime::ACT_PDN 0 # Time in different power states ---------- End Simulation Statistics ----------