

## TPS723xx-Q1

# 200-mA Low-Noise, High-PSRR, Negative-Output, Low-Dropout Linear Regulators

### 1 Features

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1:  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$  Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C4B
- Ultralow Noise:  $60 \mu\text{V}_{\text{RMS}}$  Typical
- High PSRR: 65 dB Typical at 1kHz
- Low Dropout Voltage: 280 mV Typical at 200 mA, 2.5 V
- Available in  $-2.5$  V and Adjustable ( $-1.2$  V to  $-10$  V) Versions
- Stable With a  $2.2\text{-}\mu\text{F}$  Ceramic Output Capacitor
- Less Than  $2\text{-}\mu\text{A}$  Typical Quiescent Current in Shutdown Mode
- 2% Overall Accuracy (Line, Load, Temperature)
- Thermal and Overcurrent Protection
- SOT23-5 (DBV) Package
- Operating Junction Temperature Range:  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$

### 2 Applications

- Optical Drives
- Optical Networking
- Noise-Sensitive Circuitry
- GaAs FET Gate Bias
- Video Amplifiers

### 3 Description

The TPS723xx-Q1 family of low-dropout (LDO) negative voltage regulators offers an ideal combination of features to support low-noise applications. This device is capable of operating with input voltages from  $-10$  V to  $-2.7$  V. The TPS72325-Q1 regulator is stable with small, low-cost ceramic capacitors, and includes enable (EN) and noise-reduction (NR) functions. Internal detection and shutdown logic provide thermal short-circuit and overcurrent protection. High PSRR (65 dB at 1 kHz) and low noise ( $60 \mu\text{V}_{\text{RMS}}$ ) make the TPS723xx-Q1 ideal for low-noise applications.

The TPS723xx-Q1 uses a precision voltage reference to achieve 2% overall accuracy over load, line, and temperature variations. Available in a small SOT23-5 package, the TPS723xx-Q1 specification covers the full temperature range of  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ .

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| TPS723xx-Q1 | SOT-23 (5) | 2.90 mm x 1.60 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### Typical Application Circuit



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## Table of Contents

|          |                                              |          |          |                                                                   |           |
|----------|----------------------------------------------|----------|----------|-------------------------------------------------------------------|-----------|
| <b>1</b> | <b>Features</b> .....                        | <b>1</b> | 7.1      | Overview .....                                                    | <b>9</b>  |
| <b>2</b> | <b>Applications</b> .....                    | <b>1</b> | 7.2      | Functional Block Diagram .....                                    | <b>9</b>  |
| <b>3</b> | <b>Description</b> .....                     | <b>1</b> | 7.3      | Feature Description .....                                         | <b>9</b>  |
| <b>4</b> | <b>Revision History</b> .....                | <b>2</b> | <b>8</b> | <b>Device and Documentation Support</b> .....                     | <b>11</b> |
| <b>5</b> | <b>Pin Configuration and Functions</b> ..... | <b>3</b> | 8.1      | Related Links .....                                               | <b>11</b> |
| <b>6</b> | <b>Specifications</b> .....                  | <b>3</b> | 8.2      | Receiving Notification of Documentation Updates..                 | <b>11</b> |
| 6.1      | Absolute Maximum Ratings .....               | 3        | 8.3      | Community Resources .....                                         | <b>11</b> |
| 6.2      | ESD Ratings .....                            | 3        | 8.4      | Trademarks .....                                                  | <b>11</b> |
| 6.3      | Power Dissipation Ratings .....              | 4        | 8.5      | Electrostatic Discharge Caution .....                             | <b>11</b> |
| 6.4      | Electrical Characteristics .....             | 4        | 8.6      | Glossary .....                                                    | <b>11</b> |
| 6.5      | Typical Characteristics .....                | 5        | <b>9</b> | <b>Mechanical, Packaging, and Orderable<br/>Information</b> ..... | <b>11</b> |
| <b>7</b> | <b>Detailed Description</b> .....            | <b>9</b> |          |                                                                   |           |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| <b>Changes from Revision B (September 2012) to Revision C</b>                                                                                                                                                                                                                     | <b>Page</b> |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| • Added <i>Device Information</i> table, <i>ESD Ratings</i> table, <i>Pin Configuration and Functions</i> section, <i>Feature Description</i> section, <i>Device and Documentation Support</i> section, and <i>Mechanical, Packaging, and Orderable Information</i> section ..... | 1           |
| • Added <i>AEC-Q100 Qualified With the Following Results</i> bullets.....                                                                                                                                                                                                         | 1           |
| • Deleted Ordering Information table .....                                                                                                                                                                                                                                        | 3           |
| • Changed HBM value from $\pm 2000$ kV to $\pm 2000$ V in <i>ESD Ratings</i> table .....                                                                                                                                                                                          | 3           |

## 5 Pin Configuration and Functions



### Pin Functions

| PIN |      | I/O | DESCRIPTION                                                                                                                                                                                                                                                                   |
|-----|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME |     |                                                                                                                                                                                                                                                                               |
| 1   | GND  | —   | Ground                                                                                                                                                                                                                                                                        |
| 2   | IN   | I   | Input supply                                                                                                                                                                                                                                                                  |
| 3   | EN   | I   | Bipolar enable pin. Driving this pin above the positive enable threshold or below the negative enable threshold turns on the regulator. Driving this pin below the positive disable threshold and above the negative disable threshold puts the regulator into shutdown mode. |
| 4   | NR   | —   | Fixed-voltage versions only. Connecting an external capacitor between this pin and ground bypasses noise generated by the internal band gap. This configuration allows output noise to be reduced to very low levels.                                                         |
| 5   | OUT  | O   | Regulated output voltage. The device requires the connection of a small 2.2- $\mu$ F ceramic capacitor from this pin to GND to ensure stability.                                                                                                                              |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                                          | MIN                                                     | MAX | UNIT |
|----------------------------------------------------------|---------------------------------------------------------|-----|------|
| Input voltage range, $V_{IN}$                            | -11                                                     | 0.3 | V    |
| Noise reduction pin voltage range, $V_{NR}$              | -11                                                     | 5.5 | V    |
| Enable voltage range, $V_{EN}$                           | - $V_{IN}$                                              | 5.5 | V    |
| Output current, $I_{OUT}$                                | Internally limited                                      |     |      |
| Output short-circuit duration                            | Indefinite                                              |     |      |
| Continuous total power dissipation, $P_D$                | See the <a href="#">Power Dissipation Ratings</a> table |     |      |
| Latch-up performance meets 100 mA per AEC-Q100   Class I | 100                                                     |     | mA   |
| Junction temperature range, $T_J$                        | -55                                                     | 150 | °C   |
| Storage temperature, $T_{stg}$                           | -65                                                     | 150 | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

### 6.2 ESD Ratings

|                                            | VALUE                                                   | UNIT                  |
|--------------------------------------------|---------------------------------------------------------|-----------------------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000<br>±500<br>±200 |
|                                            | Charged-device model (CDM), per AEC Q100-011            |                       |
|                                            | Machine model                                           |                       |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Power Dissipation Ratings

| BOARD                 | PACKAGE | R <sub>θJC</sub> | R <sub>θJA</sub> | DERATING FACTOR ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> ≤ 25°C POWER RATING | T <sub>A</sub> = 70°C POWER RATING | T <sub>A</sub> = 85°C POWER RATING |
|-----------------------|---------|------------------|------------------|---------------------------------------------|------------------------------------|------------------------------------|------------------------------------|
| Low-K <sup>(1)</sup>  | DBV     | 64°C/W           | 255°C/W          | 3.9 mW/°C                                   | 390 mW                             | 215 mW                             | 155 mW                             |
| High-K <sup>(2)</sup> | DBV     | 64°C/W           | 180°C/W          | 5.6 mW/°C                                   | 560 mW                             | 310 mW                             | 225 mW                             |

(1) The JEDEC low-K (1s) board design used to derive this data was a 3-inch × 3- inch (7,62-cm × 7,62-cm), two-layer board with 2-ounce (0.071-mm thick) copper traces on top of the board.

(2) The JEDEC High-K (2s2p) board design used to derive this data was a 3 inch × 3 inch (7,62-cm × 7,62-cm), multilayer board with 1-ounce (0.035-mm thick) internal power and ground planes and 2-ounce (0.071-mm thick) copper traces on the top and bottom of the board.

## 6.4 Electrical Characteristics

Over operating junction temperature range, V<sub>IN</sub> = V<sub>OUTnom</sub> – 0.5V, I<sub>OUT</sub> = 1mA, V<sub>EN</sub> = 1.5V, C<sub>OUT</sub> = 2.2μF, and C<sub>NR</sub> = 0.01μF, unless otherwise noted. Typical values are at T<sub>J</sub> = 25°C.

| PARAMETER                            |                                                                  | TEST CONDITIONS                                                                               | MIN                                                                                 | TYP   | MAX  | UNIT              |
|--------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------|------|-------------------|
| V <sub>IN</sub>                      | Input voltage range <sup>(1)</sup>                               |                                                                                               | -10                                                                                 | -     | -2.7 | V                 |
| V <sub>OUT</sub>                     | Accuracy                                                         | Nominal                                                                                       | T <sub>J</sub> = 25°C                                                               | -1%   | 1%   |                   |
|                                      |                                                                  | TPS723xx-Q1 versus V <sub>IN</sub> / I <sub>OUT</sub> / T                                     | -10V ≤ V <sub>IN</sub> ≤ V <sub>OUT</sub> – 0.5V, 10 μA ≤ I <sub>OUT</sub> ≤ 200 mA | -2%   | ±1%  | 2%                |
| V <sub>OUT%</sub> / V <sub>IN</sub>  | Line regulation                                                  | -10 V ≤ V <sub>IN</sub> ≤ V <sub>OUT(nom)</sub> – 0.5 V                                       |                                                                                     | 0.04  |      | %/V               |
| V <sub>OUT%</sub> / I <sub>OUT</sub> | Load regulation                                                  | 0 mA ≤ I <sub>OUT</sub> ≤ 200 mA                                                              |                                                                                     | 0.002 |      | %/mA              |
| V <sub>DO</sub>                      | Dropout voltage at V <sub>OUT</sub> = 0.96 × V <sub>OUTnom</sub> | I <sub>OUT</sub> = 200 mA                                                                     |                                                                                     | 280   | 500  | mV                |
| I <sub>CL</sub>                      | Current limit                                                    | V <sub>OUT</sub> = 0.85 × V <sub>OUT(nom)</sub>                                               | 300                                                                                 | 550   | 800  | mA                |
| I <sub>GND</sub>                     | Ground pin current                                               | I <sub>OUT</sub> = 0 mA (I <sub>Q</sub> ), -10 V ≤ V <sub>IN</sub> ≤ V <sub>OUT</sub> – 0.5 V |                                                                                     | 130   | 200  | μA                |
|                                      |                                                                  | I <sub>OUT</sub> = 200 mA, -10 V ≤ V <sub>IN</sub> ≤ V <sub>OUT</sub> – 0.5 V                 |                                                                                     | 350   | 500  |                   |
| I <sub>SHDN</sub>                    | Shutdown ground pin current                                      | -0.4 V ≤ V <sub>EN</sub> ≤ 0.4 V, -10V ≤ V <sub>IN</sub> ≤ V <sub>OUT</sub> – 0.5 V           |                                                                                     | 0.1   | 2    | μA                |
| PSRR                                 | Power-supply rejection ratio                                     | I <sub>OUT</sub> = 200 mA, 1 kHz, C <sub>IN</sub> = C <sub>OUT</sub> = 10 μF                  |                                                                                     | 65    |      | dB                |
|                                      |                                                                  | I <sub>OUT</sub> = 200 mA, 10 kHz, C <sub>IN</sub> = C <sub>OUT</sub> = 10 μF                 |                                                                                     | 48    |      |                   |
| V <sub>n</sub>                       | Output noise voltage                                             | C <sub>OUT</sub> = 10 μF, 10 Hz to 100 kHz, I <sub>OUT</sub> = 200 mA                         |                                                                                     | 60    |      | μV <sub>RMS</sub> |
| t <sub>STR</sub>                     | Startup time                                                     | V <sub>OUT</sub> = -2.5 V, C <sub>OUT</sub> = 1 μF, R <sub>L</sub> = 25 Ω                     |                                                                                     | 1     |      | ms                |
| V <sub>EN(HI)</sub>                  | Enable threshold positive                                        |                                                                                               |                                                                                     | 1.5   |      | V                 |
| V <sub>EN(LO)</sub>                  | Enable threshold negative                                        |                                                                                               |                                                                                     | -1.5  |      | V                 |
| V <sub>DIS(HI)</sub>                 | Disable threshold positive                                       |                                                                                               |                                                                                     | 0.4   |      | V                 |
| V <sub>DIS(LO)</sub>                 | Disable threshold negative                                       |                                                                                               |                                                                                     | -0.4  |      | V                 |
| I <sub>EN</sub>                      | Enable pin current                                               | -10 V ≤ V <sub>IN</sub> ≤ V <sub>OUT</sub> – 0.5 V, -10 V ≤ V <sub>EN</sub> ≤ ±3.5 V          |                                                                                     | 0.1   | 2    | μA                |
| T <sub>SD</sub>                      | Thermal shutdown temperature                                     | Shutdown, temperature increasing                                                              |                                                                                     | 165   |      | °C                |
|                                      |                                                                  | Reset, temperature decreasing                                                                 |                                                                                     | 145   |      |                   |
| T <sub>J</sub>                       | Operating junction temperature                                   |                                                                                               | -40                                                                                 |       | 125  | °C                |

(1) Maximum V<sub>IN</sub> = (V<sub>OUT</sub> – V<sub>DO</sub>) or – 2.7 V, whichever is more negative.

## 6.5 Typical Characteristics

TPS723xx-Q1 at  $V_{IN} = V_{OUTnom} - 0.5$  V,  $I_{OUT} = 1$  mA,  $V_{EN} = 1.5$  V,  $C_{OUT} = 2.2$   $\mu$ F, and  $C_{NR} = 0.01$   $\mu$ F, unless otherwise noted.



Figure 1. Output Voltage vs Input Voltage



Figure 2. Output Voltage vs Ambient Temperature



Figure 3. Dropout Voltage vs Output Current



Figure 4. TPS723xx-Q1 Dropout Voltage vs Junction Temperature



Figure 5. Ground Current vs Input Voltage



Figure 6. Ground Current vs Output Current

## Typical Characteristics (continued)

TPS723xx-Q1 at  $V_{IN} = V_{OUTnom} - 0.5$  V,  $I_{OUT} = 1$  mA,  $V_{EN} = 1.5$  V,  $C_{OUT} = 2.2$   $\mu$ F, and  $C_{NR} = 0.01$   $\mu$ F, unless otherwise noted.



**Figure 7. Ground Current vs Junction Temperature**



**Figure 8. Current Limit vs Junction Temperature**



**Figure 9. Standby Current vs Junction Temperature**



**Figure 10. Enable Pin Current vs Junction Temperature**



**Figure 11. Line and Load Regulation vs Junction Temperature**



**Figure 12. Line Transient Response**

## Typical Characteristics (continued)

TPS723xx-Q1 at  $V_{IN} = V_{OUTnom} - 0.5$  V,  $I_{OUT} = 1$  mA,  $V_{EN} = 1.5$  V,  $C_{OUT} = 2.2 \mu F$ , and  $C_{NR} = 0.01 \mu F$ , unless otherwise noted.



## Typical Characteristics (continued)

TPS723xx-Q1 at  $V_{IN} = V_{OUTnom} - 0.5$  V,  $I_{OUT} = 1$  mA,  $V_{EN} = 1.5$  V,  $C_{OUT} = 2.2 \mu\text{F}$ , and  $C_{NR} = 0.01 \mu\text{F}$ , unless otherwise noted.



## 7 Detailed Description

### 7.1 Overview

The TPS723xx-Q1 is a low-dropout negative linear voltage regulator with a rated current of 200 mA. It features very low noise and high power-supply rejection ratio (PSRR), making it ideal for high-sensitivity analog and RF applications. A shutdown mode is available, reducing ground current to 2  $\mu$ A maximum over temperature and process. The TPS723xx-Q1 comes in a small SOT23 package, specified over a  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$  junction-temperature range.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

#### 7.3.1 Enable

The enable pin is active above 1.5 V and below  $-1.5$  V, allowing control by a standard TTL signal or by connection to  $V_{\text{I}}$  if not used. Driving the pin to GND turns off most internal circuitry, putting the TPS723xx-Q1 into shutdown mode, drawing 2- $\mu$ A maximum ground current.

#### 7.3.2 Capacitor Selection for Stability

Use appropriate input and output capacitors for the intended application. The TPS723xx-Q1 only requires the use of a 2.2- $\mu$ F ceramic output capacitor for stable operation. Both the capacitor value and ESR affect stability, output noise, PSRR, and transient response. For typical applications, a 2.2- $\mu$ F ceramic output capacitor located close to the regulator is sufficient.

#### 7.3.3 Output Noise

Without external bypassing, output noise of the TPS723xx-Q1 from 10 Hz to 100 kHz is 200  $\mu$ V<sub>RMS</sub> typical. The dominant contributor to output noise is the internal band-gap reference. Adding an external 0.01- $\mu$ F capacitor to ground reduces the noise to 60  $\mu$ V<sub>RMS</sub>. To achieve best noise performance, use appropriate low-ESR capacitors for bypassing noise at the NR and OUT pins. See [Figure 18](#) in the [Typical Characteristics](#) section.

#### 7.3.4 Power-Supply Rejection

The TPS723xx-Q1 offers a very high PSRR for applications with noisy input sources or highly sensitive output supply lines. For best PSRR, use high-quality input and output capacitors.

#### 7.3.5 Current Limit

The TPS723xx-Q1 has internal circuitry that monitors and limits output current to protect the regulator from damage under all load conditions. When output current reaches the output-current limit (550 mA typical), protection circuitry turns on, reducing output voltage to ensure that current does not increase. See [Figure 8](#) in the [Typical Characteristics](#) section.

## Feature Description (continued)

Do not drive the output more than 0.3 V above the input. Doing so biases the body diode in the pass FET, allowing current to flow from the output to the input. The device does not limit this current. If this condition is likely, take care to limit the reverse current externally.

### 7.3.6 Thermal Protection

As protection from damage due to excessive junction temperatures, the TPS723xx-Q1 has internal protection circuitry. When junction temperature reaches approximately 165°C, the output device turns off. After the device has cooled by about 20°C, the output device turns on, allowing normal operation. For reliable operation, design is for worst-case junction temperature of  $\leq 125^{\circ}\text{C}$ , taking into account worst-case ambient temperature and load conditions.

### 7.3.7 Adjustable Voltage Applications

The TPS72301-Q1 allows designers to specify any output voltage from  $-10\text{ V}$  to  $-1.2\text{ V}$ . As shown in the application circuit in [Figure 24](#), use of an external resistor divider scales the output voltage ( $V_{\text{OUT}}$ ) to the reference voltage. For best accuracy, use precision resistors for  $R_1$  and  $R_2$ . Use the equations in [Figure 24](#) to determine the values for the resistor divider.



**Figure 24. TPS72301-Q1 Adjustable LDO Regulator Programming**

## 8 Device and Documentation Support

### 8.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now.

**Table 1. Related Links**

| PARTS       | PRODUCT FOLDER             | ORDER NOW                  | TECHNICAL DOCUMENTS        | TOOLS & SOFTWARE           | SUPPORT & COMMUNITY        |
|-------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|
| TPS72325-Q1 | <a href="#">Click here</a> |
| TPS72301-Q1 | <a href="#">Click here</a> |

### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on [ti.com](http://ti.com). In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 8.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](#).

**TI E2E™ Online Community** *TI's Engineer-to-Engineer (E2E) Community*. Created to foster collaboration among engineers. At [e2e.ti.com](http://e2e.ti.com), you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 8.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 8.5 Electrostatic Discharge Caution

 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

 ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 8.6 Glossary

[SLYZ022](#) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

## 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)         | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples        |
|------------------|---------------|--------------|-----------------|------|-------------|-------------------------|-------------------------|----------------------|--------------|-------------------------|----------------|
| TPS72301QDBVRQ1  | ACTIVE        | SOT-23       | DBV             | 5    | 3000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 125   | PPHQ                    | <b>Samples</b> |
| TPS72325QDBVRQ1  | ACTIVE        | SOT-23       | DBV             | 5    | 3000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 125   | PSBQ                    | <b>Samples</b> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF TPS723-Q1 :**

- Catalog: [TPS723](#)

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-----------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TPS72301QDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 179.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TPS72325QDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 179.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |

**TAPE AND REEL BOX DIMENSIONS**

\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS72301QDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS72325QDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |

## GENERIC PACKAGE VIEW

DBV 5

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



Images above are just a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.

4073253/P

# PACKAGE OUTLINE

DBV0005A



SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Reference JEDEC MO-178.

# EXAMPLE BOARD LAYOUT

DBV0005A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:15X



SOLDER MASK DETAILS

4214839/C 04/2017

NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.
5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DBV0005A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:15X

4214839/C 04/2017

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
7. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (<http://www.ti.com/sc/docs/stdterms.htm>) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.