EDA322_processor Project Status (03/07/2018 - 08:46:09)
Project File: projektmapp.xise Parser Errors: No Errors
Module Name: EDA322_processor Implementation State: Placed and Routed
Target Device: xc6slx16-3csg324
  • Errors:
No Errors
Product Version:ISE 14.7
  • Warnings:
87 Warnings (0 new)
Design Goal: Balanced
  • Routing Results:
All Signals Completely Routed
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
X 1 Failing Constraint
Environment: System Settings
  • Final Timing Score:
183  (Timing Report)
 
Device Utilization Summary [-]
Slice Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Registers 63 18,224 1%  
    Number used as Flip Flops 63      
    Number used as Latches 0      
    Number used as Latch-thrus 0      
    Number used as AND/OR logics 0      
Number of Slice LUTs 201 9,112 2%  
    Number used as logic 113 9,112 1%  
        Number using O6 output only 94      
        Number using O5 output only 0      
        Number using O5 and O6 19      
        Number used as ROM 0      
    Number used as Memory 80 2,176 3%  
        Number used as Dual Port RAM 0      
        Number used as Single Port RAM 80      
            Number using O6 output only 80      
            Number using O5 output only 0      
            Number using O5 and O6 0      
        Number used as Shift Register 0      
    Number used exclusively as route-thrus 8      
        Number with same-slice register load 8      
        Number with same-slice carry load 0      
        Number with other load 0      
Number of occupied Slices 53 2,278 2%  
Number of MUXCYs used 0 4,556 0%  
Number of LUT Flip Flop pairs used 201      
    Number with an unused Flip Flop 148 201 73%  
    Number with an unused LUT 0 201 0%  
    Number of fully used LUT-FF pairs 53 201 26%  
    Number of unique control sets 9      
    Number of slice register sites lost
        to control set restrictions
9 18,224 1%  
Number of bonded IOBs 86 232 37%  
Number of RAMB16BWERs 0 32 0%  
Number of RAMB8BWERs 0 64 0%  
Number of BUFIO2/BUFIO2_2CLKs 0 32 0%  
Number of BUFIO2FB/BUFIO2FB_2CLKs 0 32 0%  
Number of BUFG/BUFGMUXs 1 16 6%  
    Number used as BUFGs 1      
    Number used as BUFGMUX 0      
Number of DCM/DCM_CLKGENs 0 4 0%  
Number of ILOGIC2/ISERDES2s 0 248 0%  
Number of IODELAY2/IODRP2/IODRP2_MCBs 0 248 0%  
Number of OLOGIC2/OSERDES2s 0 248 0%  
Number of BSCANs 0 4 0%  
Number of BUFHs 0 128 0%  
Number of BUFPLLs 0 8 0%  
Number of BUFPLL_MCBs 0 4 0%  
Number of DSP48A1s 0 32 0%  
Number of ICAPs 0 1 0%  
Number of MCBs 0 2 0%  
Number of PCILOGICSEs 0 2 0%  
Number of PLL_ADVs 0 2 0%  
Number of PMVs 0 1 0%  
Number of STARTUPs 0 1 0%  
Number of SUSPEND_SYNCs 0 1 0%  
Average Fanout of Non-Clock Nets 7.55      
 
Performance Summary [-]
Final Timing Score: 183 (Setup: 183, Hold: 0, Component Switching Limit: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: X 1 Failing Constraint    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrenton 7. mar 08:44:29 2018006 Infos (0 new)
Translation ReportCurrenton 7. mar 08:45:10 2018000
Map ReportCurrenton 7. mar 08:45:39 2018086 Warnings (0 new)15 Infos (0 new)
Place and Route ReportCurrenton 7. mar 08:46:02 201801 Warning (0 new)1 Info (0 new)
Power ReportOut of Dateon 28. feb 09:52:58 2018   
Post-PAR Static Timing ReportCurrenton 7. mar 08:46:07 2018003 Infos (0 new)
Bitgen ReportOut of Dateon 28. feb 10:42:48 2018000
 
Secondary Reports [-]
Report NameStatusGenerated
Physical Synthesis ReportOut of Dateon 7. mar 08:45:38 2018
WebTalk ReportOut of Dateon 28. feb 10:42:48 2018
WebTalk Log FileOut of Dateon 28. feb 10:42:53 2018

Date Generated: 03/07/2018 - 08:46:09