eda322_lab1 Project Status (01/16/2018 - 14:15:17)
Project File: EDA322_lab1.xise Parser Errors: No Errors
Module Name: eda322_lab1 Implementation State: Programming File Generated
Target Device: xc6slx16-3csg324
  • Errors:
 
Product Version:ISE 14.7
  • Warnings:
 
Design Goal: Balanced
  • Routing Results:
All Signals Completely Routed
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
All Constraints Met
Environment: System Settings
  • Final Timing Score:
0  (Timing Report)
 
Device Utilization Summary [-]
Slice Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Registers 17 18,224 1%  
    Number used as Flip Flops 17      
    Number used as Latches 0      
    Number used as Latch-thrus 0      
    Number used as AND/OR logics 0      
Number of Slice LUTs 8 9,112 1%  
    Number used as logic 3 9,112 1%  
        Number using O6 output only 3      
        Number using O5 output only 0      
        Number using O5 and O6 0      
        Number used as ROM 0      
    Number used as Memory 0 2,176 0%  
    Number used exclusively as route-thrus 5      
        Number with same-slice register load 5      
        Number with same-slice carry load 0      
        Number with other load 0      
Number of occupied Slices 4 2,278 1%  
Number of MUXCYs used 0 4,556 0%  
Number of LUT Flip Flop pairs used 12      
    Number with an unused Flip Flop 0 12 0%  
    Number with an unused LUT 4 12 33%  
    Number of fully used LUT-FF pairs 8 12 66%  
    Number of unique control sets 1      
    Number of slice register sites lost
        to control set restrictions
7 18,224 1%  
Number of bonded IOBs 19 232 8%  
Number of RAMB16BWERs 0 32 0%  
Number of RAMB8BWERs 0 64 0%  
Number of BUFIO2/BUFIO2_2CLKs 0 32 0%  
Number of BUFIO2FB/BUFIO2FB_2CLKs 0 32 0%  
Number of BUFG/BUFGMUXs 1 16 6%  
    Number used as BUFGs 1      
    Number used as BUFGMUX 0      
Number of DCM/DCM_CLKGENs 0 4 0%  
Number of ILOGIC2/ISERDES2s 0 248 0%  
Number of IODELAY2/IODRP2/IODRP2_MCBs 0 248 0%  
Number of OLOGIC2/OSERDES2s 0 248 0%  
Number of BSCANs 0 4 0%  
Number of BUFHs 0 128 0%  
Number of BUFPLLs 0 8 0%  
Number of BUFPLL_MCBs 0 4 0%  
Number of DSP48A1s 0 32 0%  
Number of ICAPs 0 1 0%  
Number of MCBs 0 2 0%  
Number of PCILOGICSEs 0 2 0%  
Number of PLL_ADVs 0 2 0%  
Number of PMVs 0 1 0%  
Number of STARTUPs 0 1 0%  
Number of SUSPEND_SYNCs 0 1 0%  
Average Fanout of Non-Clock Nets 1.61      
 
Performance Summary [-]
Final Timing Score: 0 (Setup: 0, Hold: 0, Component Switching Limit: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: All Constraints Met    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrentti 16. jan 14:05:11 2018000
Translation ReportCurrentti 16. jan 14:05:15 2018000
Map ReportCurrentti 16. jan 14:05:28 2018   
Place and Route ReportCurrentti 16. jan 14:05:46 2018000
Power ReportCurrentti 16. jan 14:14:51 201801 Warning (1 new)1 Info (1 new)
Post-PAR Static Timing ReportOut of Dateti 16. jan 14:05:50 2018003 Infos (3 new)
Bitgen ReportOut of Dateti 16. jan 14:14:17 2018000
 
Secondary Reports [-]
Report NameStatusGenerated
Post-Place and Route Simulation Model ReportCurrentti 16. jan 14:15:15 2018
WebTalk ReportCurrentti 16. jan 14:14:18 2018
WebTalk Log FileCurrentti 16. jan 14:14:22 2018

Date Generated: 01/16/2018 - 14:15:18